Claims
- 1. A method for forming a relaxed epitaxial Si1-xGex layer with a low-density of threading dislocations on a single crystalline surface comprising the steps of:
depositing a strictly pseudomorphic epitaxial layer of Si1-xGex atop a single crystalline surface of a substrate; implanting atoms of light elements in said substrate; and annealing said substrate at a temperature above 650° C.
- 2. The method of claim 1 wherein said substrate is a bulk Si substrate or a Si-on-insulator substrate.
- 3. The method of claim 1 wherein said single crystalline surface comprises a layer of Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 4. The method of claim 1 wherein said strictly pseudomorphic epitaxial layer of Si1-xGex is deposited using a high vacuum deposition technique selected from the group consisting of molecule beam epitaxy (MBE), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), ion assisted deposition and chemical beam epitaxy.
- 5. The method of claim 1 wherein said pseudomorphic Si1-xGex layer has a uniform composition with a Ge fraction x in the range of from about 0.01 to about 1, or a graded composition with the Ge fraction x increasing from 0, at the interface with said top crystalline surface, to higher x values in the range of from about 0.01 to about 1 at the top surface of the pseudomorphic layer.
- 6. The method of claim 1 further comprising the step of chemical mechanical polishing (CMP) said pseudomorphic Si1-xGex layer to a surface roughness in the range from about 0.1 nm to about 1 nm.
- 7. The method of claim 1 wherein said pseudomorphic Si1-xGex layer has a surface roughness in the range from about 0.1 nm to about 1 nm.
- 8. The method of claim 1 wherein the implanted ions comprise H, He, D, B, N or mixtures thereof.
- 9. The method of claim 1 wherein the implanted ions are He ions.
- 10. The method of claim 9 wherein the He ions are implanted at doses in the range of from about 4×1015 to about 4×1016 cm−2.
- 11. The method of claim 1 wherein the implanted atoms are essentially concentrated in said substrate, far below the single crystalline surface so that a minimum amount of implanted atoms is contained in the epitaxial layer and at the interface between said single crystalline surface and said epitaxial layer.
- 12. The method of claim 1 wherein said ion implantation depth is in the range of 90 to 300 nm below the said top single crystalline surface.
- 13. The method of claim 1 wherein said annealing is performed in a non-oxidizing ambient or a partially oxidizing ambient.
- 14. The method of claim 1 wherein the relaxed epitaxial Si1-xGex layer has a density of threading dislocations of less than 106 cm−2.
- 15. The method of claim 1 wherein the relaxed epitaxial Si1-xGex layer has a surface roughness in the range of from about 0.1 to about 1 nm.
- 16. A method for preparing a relaxed epitaxial Si1-xGex layer on a single crystalline surface comprising the steps of:
depositing a strictly pseudomorphic epitaxial layer of Si1-xGex atop a single crystalline surface of a substrate; ion implanting atoms of a first type of light elements in said substrate; ion implanting atoms of a second type of light elements in said substrate; and annealing said substrate at temperatures above 650° C.
- 17. The method of claim 16 wherein the implanted ions of said first type and said second type comprise H, He, D, B, N or mixtures thereof.
- 18. The method of claim 16 wherein the implanted ions of said first type are He ions.
- 19. The method of claim 18 wherein the He ions are implanted at doses in the range of from about 4×1015 to about 4×1016 cm−2.
- 20. The method of claim 16 wherein the implanted ions of said second type comprise H, D or B.
- 21. The method of claim 20 wherein the implanted ions of said second type are implanted at doses in the range of from about 4×105 to about 4×1016 cm−2.
- 22. The method of claim 16 wherein the implanted atoms are essentially concentrated in said substrate, far below the single crystalline surface so that a minimum amount of implanted atoms is contained in the epitaxial layer and at the interface between said single crystalline surface and said epitaxial layer.
- 23. The method of claim 16 wherein said ion implanting steps are performed at the same depth or at two different depths.
- 24. The method of claim 16 wherein the relaxed epitaxial Si1-xGex layer has a density of threading dislocations of less than 106 cm−2.
- 25. The method of claim 16 wherein the relaxed epitaxial Si1-xGex layer has a surface roughness in the range of from about 0.1 to about 1 nm
- 26. A method for preparing a relaxed epitaxial Si1-xGex layer on a single crystalline surface comprising the steps of:
(a) providing a substrate having a top single crystalline surface; (b) depositing a first strictly pseudomorphic epitaxial layer of Si1-xGex on top of said single crystalline surface; (c) ion implanting atoms of light elements in said substrate; (d) annealing said substrate at temperatures above 650° C.; and (e) performing steps (b)-(d) at least twice, wherein the epitaxial layers beyond the first one may not be strictly pseudomorphic and x in the subsequent step is larger than x in the preceding step.
- 27. The method of claim 26 wherein the implanted atoms are essentially concentrated in said substrate, far below the single crystalline surface so that a minimum amount of implanted atoms is contained in the epitaxial layer and at the interface between said single crystalline surface and said epitaxial layer.
- 28. The method of claim 26 wherein said ion implantation depth is in the range of 90 to 300 nm below the interface between the last epitaxial layer and the preceding layer.
- 29. A method for preparing a relaxed epitaxial Si1-xGex layer on a single crystalline surface comprising the steps of:
(a) providing a substrate having a top single crystalline surface; (b) depositing a first strictly pseudomorphic epitaxial layer of Si1-xGex on top of said single crystalline surface; (c) ion implanting atoms of light elements in said substrate; (d) annealing the substrate at temperatures above 650° C.; (e) depositing a second epitaxial layer of Si1-yGey on top of said single crystalline surface, wherein y>x; (f) annealing said substrate structure at temperatures above 650° C.; and (g) performing steps e-f at least once.
- 30. The method of claim 29 wherein steps e and f are repeated at least one time more.
- 31. The method of claim 29 wherein said first and subsequent epitaxial Si1-xGex layers have a uniform composition with a Ge fraction x in the range of from about 0.01 to about 1.
- 32. The method of claim 29 wherein said first pseudomorphic Si1-xGex layer has a graded composition with the Ge fraction x increasing from 0, at the interface with said single crystalline surface, to higher x values in the range of from about 0.01 to about 1 at the top of the first pseudomorphic layer.
- 33. The method of claim 29 wherein the subsequent pseudomorphic Si1-yGey layers have a graded composition with the Ge fraction y changing from that equal to the value at the top of the precedent pseudomorphic layer, to higher y values in the range of from about 0.01 to about 1 at the top surface of the subsequent layers.
- 34. The method of claim 29 wherein the subsequent pseudomorphic Si1-yGey layer has a graded composition whereby the Ge fraction y is initially equal to the value at the top of the precedent pseudomorphic layer and then increased in a linear manner to higher y values in the range of from about 0.01 to about 1 at the upper surface of the subsequent pseudomorphic layer.
- 35. The method of claim 29 further comprising the step of chemical mechanical polishing the Si1-xGex to a surface roughness in the range from about 0.1 nm to about 1 nm.
- 36. The method of claim 29 wherein the pseudomorphic Si1-yGey layer has a surface roughness in the range of from about 0.1 nm to about 1 nm
- 37. The method of claim 29 wherein the top relaxed epitaxial SiGe layer has a density of threading dislocations of less than 106 cm−2.
- 38. The method of claim 29 wherein the top relaxed epitaxial Si1-xGex layer has a surface roughness in the range of from about 0.1 to about 1 nm.
- 39. A method for preparing a relaxed epitaxial Si1-xGex layer with low density of threading dislocations on a single crystalline surface comprising the steps of:
providing a substrate having a top single crystalline surface; depositing a first epitaxial layer of same material as the said top single crystalline surface and containing additional C atoms; depositing a second epitaxial layer of same material as the said top single crystalline surface and containing no additional C atoms; depositing a third strictly pseudomorphic epitaxial layer of Si1-xGex on top of said single crystalline surface; and annealing the said structure at temperatures above 650° C.
- 40. The method of claim 39 wherein the C atoms in said second epitaxial layer are at concentration in the range of 1×1019 to 2×1021 cm−3.
- 41. The method of claim 39 wherein the thickness of said first carbon containing epitaxial layer is between 20 nm and 110 nm.
- 42. The method of claim 39 wherein said first carbon containing epitaxial layer has a surface roughness in the range from about 0.1 nm to about 1 nm.
- 43. The method of claim 39 wherein the thickness of said second epitaxial layer is between 90 nm and 300 nm thick.
- 44. The method of claim 39 wherein said relaxed epitaxial Si1-xGex layer has a density of threading dislocations of less than 10−6 cm−2.
- 45. The method of claim 39 wherein the said top relaxed epitaxial Si1-xGex layer has a surface roughness in the range from about 0.1 to about 1 nm.
- 46. A semiconductor structure comprising:
a substrate; a first single crystalline layer located atop said substrate; a second highly defective single crystalline layer atop said first single crystalline layer, said secondly highly defective single crystalline layer comprising planar defects which serve as sources and sinks of dislocation loops; a third single crystalline layer essentially of the same composition as said first layer and comprising threading dislocations terminating at the interface between this layer and the subsequent fourth layer on top of said second layer in form of misfit dislocation segments; and a fourth relaxed single crystalline layer having a lattice parameter different from said third layer.
- 47. The structure of claim 46 wherein said fourth relaxed layer is an epitaxial Si1-xGex layer.
- 48. The structure of claim 46 further comprising a layer of strained single crystalline Si grown pseudomorphically on top of said fourth layer.
- 49. The structure of claim 46 further comprising a layer structure of a MODFET device grown pseudomorphically on top of said fourth layer.
- 50. The structure of claim 46 wherein said substrate is a bulk Si substrate or a Si-on-insulator SOI substrate.
- 51. The structure of claim 46 wherein said first single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 52. The structure of claim 46 wherein the said second single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 53. The structure of claim 46 wherein said third single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 54. The structure of claim 46 wherein said fourth Si1-xGex layer has a uniform composition with a Ge fraction x in the range of from about 0.01 to about 1, or a graded composition with the Ge fraction x increasing from 0, at the interface with said third layer, to higher x values in the range of from about 0.01 to about 1 at the top surface of the fourth layer.
- 55. The structure of claim 46 wherein said fourth Si1-xGex layer has a graded composition whereby the Ge fraction x may be increased in a linear manner from 0, at the interface with said third layer, to higher x values in the range of from about 0.01 to about 1 at the top surface of the fourth layer.
- 56. The structure of claim 46 wherein said fourth Si1-xGex layer has a graded composition whereby the Ge fraction x may be increased in a stepwise manner from 0, at the interface with said third layer, to higher x values in the range of from about 0.01 to about 1 at the top surface of the fourth layer.
- 57. The structure of claim 46 wherein said fourth Si1-xGex layer has a surface roughness in the range of from about 0.1 nm to about 1 nm.
- 58. The structure of claim 46 wherein the relaxed fourth epitaxial layer has a density of threading dislocations of less than 106 cm=2.
- 59. The structure of claim 48 wherein the strained single crystalline Si grown pseudomorphically on top of said fourth layer has a density of threading dislocations of less than 106 cm−2.
- 60. The structure of claim 48 wherein the strained single crystalline Si grown pseudomorphically on top of said fourth layer has a surface roughness in the range of from about 0.1 to about 1 nm.
- 61. The structure of claim 46 further comprising at least one semiconductor device built in said layers.
- 62. The structure of claim 46 further comprising at least one MODFET device built on top of said fourth layers.
- 63. The structure of claim 46 further comprising a superlattice consisting of alternating layers of Si1-s-tGesCt and of Si1-z-wGezCw, deposited on top of said fourth layer, wherein s and t are different from z and w, respectively.
- 64. The structure of claim 63 wherein the layered structure of said superlattice has a density of threading dislocations of less than 106 cm−2.
- 65. A semiconductor structure comprising:
a substrate; a first single crystalline layer on top of said substrate; at least two sets of
a second highly defective single crystalline layer on top of said first single crystalline layer and comprising planar defects which serve as sources and sinks of dislocation loops; a third single crystalline layer essentially of same composition as said first layer and comprising threading dislocations terminating at the interface between this layer and the subsequent third layer on top of said second layer in form of misfit dislocation segments; and a fourth relaxed single crystalline layer having a lattice parameter different from said third layer
- 66. The structure of claim 65 wherein said fourth relaxed layer is an epitaxial Si1-xGex layer.
- 67. The structure of claim 65 further comprising a layer of strained single crystalline Si grown pseudomorphically on top of said fourth layer.
- 68. The structure of claim 65 further comprising a layer structure of a MODFET device grown pseudomorphically on top of said fourth layer.
- 69. The structure of claim 65 wherein said Ge composition x in the subsequent set of layers is greater then x in the preceding set of layers.
- 70. The structure of claim 65 wherein said first single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 71. The structure of claim 65 wherein said second single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 72. The structure of claim 65 wherein said third single crystalline layer comprises Si, Si1-xGex, Ge, Si1-yCy, or Si1-x-yGexCy.
- 73. The structure of claim 65 wherein said fourth Si1-xGex layer has a uniform composition with a Ge fraction x in the range of from about 0.01 to less than 1.
- 74. The structure of claim 65 wherein said fourth Si1-xGex layer has a graded composition with the Ge fraction x increasing from 0, at the interface with said third layer, to x values in the range of from about 0.01 to less than 1 at the top surface of the fourth layer.
- 75. The structure of claim 65 wherein the thickness of last said fourth layer is between 50 nm and 1000 nm.
- 76. The structure of claims 65 wherein said relaxed fourth epitaxial layer has a density of threading dislocations of less than 106 cm−2.
- 77. The structure of claim 65 further comprising at least one semiconductor device built in said layers.
- 78. The structure of claim 65 further comprising a layer of strained single crystalline Si grown pseudomorphically on top of said fifth layer.
- 79. The structure of claim 65 further comprising at least one MODFET device built in said layers.
- 80. The structure of claim 65 further comprising a superlattice consisting of alternating layers of Si1-s-tGesCt and of Si1-z-wGezCw, deposited on top of last said fourth layer, wherein s and t are different from z and w, respectively.
- 81. The structure of claim 80 wherein the layered structure of said superlattice has a density of threading dislocations of less than 106 cm−2.
- 82. A semiconductor structure comprising:
a substrate; a first single crystalline layer on top of said substrate; a second highly defective single crystalline layer on top of said first single crystalline layer and comprising planar defects which serve as sources and sinks of dislocation loops; a third single crystalline layer essentially of same composition as said first layer and comprising threading dislocations terminating at the interface between this layer and the subsequent fourth layer on top of said second layer in form of misfit dislocation segments; a fourth relaxed single crystalline layer having a lattice parameter different from said third layer a fifth relaxed single crystalline layer having a lattice parameter different from said fourth layer
- 83. The structure of claim 82 further comprising a layer of strained single crystalline Si grown pseudomorphically on top of said fifth layer.
- 84. The structure of claim 82 wherein said fifth Si1-yGey layer has a graded composition with the Ge fraction y changing from that equal to the x value at the top of the said fourth layer, at the interface with said fourth layer, to higher y values in the range of from about 0.01 to about 1 at the top surface of the fifth layer.
- 85. The structure of claim 82 wherein said fifth Si1-yGey layer has a graded composition whereby the Ge fraction y may be increased in a linear manner from that equal to the x value at the top of the said fourth layer, at the interface with said fourth layer, to higher y values in the range of from about 0.01 to about 1 at the top surface of the fifth layer.
- 86. The structure of claim 82 wherein said fifth Si1-yGey layer has a graded composition whereby the Ge fraction y may be increased in a stepwise manner from that equal to the x value at the top of the said fourth layer, at the interface with said fourth layer, to higher y values in the range of from about 0.01 to about 1 at the top surface of the fifth layer.
- 87. The structure of claim 82 wherein said relaxed fourth epitaxial layer has a density of threading dislocations of less than 106 cm−2.
- 88. The structure of claim 82 further comprising at least one semiconductor device built in said layers.
- 89. The structure of claim 82 further comprising at least one MODFET device built in said layers.
- 90. The structure of claim 82 further comprising a superlattice consisting of alternating layers of Si1-s-tGesCt and of Si1-z-wGezCw, deposited on top of said fifth layer, wherein s and t are different from z and w, respectively.
- 91. The structure of claim 82 wherein the layered structure of said superlattice has a density of threading dislocations of less than 106 cm−2.
RELATED APPLICATIONS
[0001] This application claims benefit of U.S. Provisional Application No. 60/297,496, filed Jun. 12, 2001, and is related to U.S. application Ser. No. 10/037,611, filed Jan. 4, 2002 (Attorney Docket YOR920010445US 1; 14652), the entire content of which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60297496 |
Jun 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10115160 |
Apr 2002 |
US |
Child |
10426337 |
Apr 2003 |
US |