An embodiment of the present disclosure relates to a device for radiofrequency (RF) identification with near-field-coupled antenna. In particular, the device can be used in a wireless system for reading/writing data.
RF identification, known by the acronym RFID (Radio Frequency IDentification), is a technology for automatic identification of objects, animals, or persons. RFID systems are based upon remote reading/writing of information contained in a tag via RFID readers.
For a better understanding of these systems, reference may be made to
Typically the RFID tags/can operate in the HF or UHF bands. The RFID tags 1 operating in the HF band (typically at the standard frequency of 13.56 MHz) communicate with the respective reader 4 in near-field-coupling conditions, i.e., principally via magnetic coupling over very small distances, in the region of approximately ten centimeters. The antenna is in this case formed by a coil of conductor material enclosing an area equal to about ten square centimeters (
The RFID tag 1 shown in
In the devices of
A voltage generator Vs is coupled, at input terminals A, B, to the rectifier stage 7 and supplies an input square-wave signal Vs having an amplitude such as to bring the transistors M1, M2, M3, M4 into a low-resistance “on” state (sometimes called the triode region) in the high condition of the wave and to inhibit them when the voltage is zero. In detail, during the half-period when the potential of the terminal A is positive with respect to the terminal B, M1 and M2 are on, while M3 and M4 are off. In this situation, a current Ic flows from a ground node GND through M1 to the voltage generator Vs and then through M2 to a load represented in
During the half-period when the potential of the terminal A is negative with respect to the terminal B, the transistors M3 and M4 are on, while the transistors M1 and M2 are off. In this situation, the current Ic flows from ground through the transistor M3 to the voltage generator Vs and then through the transistor M4 to the load R0, C0, and then recloses to ground. Consequently, in each of the two half-periods, the current Ic that flows in the load C0, R0 always has a same direction. The current Ic charges the capacitor C0, which functions as a battery for the circuits downstream. The rectifier stage 7 generates a d.c. voltage on the capacitor C0, given by the following equation:
VDC=Vs−2Von (1)
where Vs is the amplitude of the voltage input to the rectifier stage 7, and Von is the voltage across the drain and source of the MOS transistors M1-M4 due to the resistance of their respective channels, in a triode condition. When the current Ic increases, Von increases and VDC decreases for a given Vs and a given channel resistance. The behavior of the rectifier stage 7 in the case of an input voltage Vs of a sinusoidal type is similar to the one described above, but the d.c. voltage on the load R0, C0 as well as the electrical efficiency of the rectifier circuit 7 have a lower value, since the transistors affected (M1-M2 or M3-M4) remain on in the triode condition for a time shorter than a half-period of an input square wave at the same frequency.
Given the dimensions of the transmitting antennas 2, these often cannot be integrated in the processing circuit 3 in either of the devices shown in
An embodiment of the present disclosure is a near-field-coupling RFID tag, in which the processing circuit and the transmitting antenna are integrated in a completely monolithic single structure.
One or more embodiments of the disclosure are now described, purely by way of non-limiting example and with reference to the attached drawings, wherein:
a and 7b are schematic illustrations of the coupling between the antennas and the corresponding equivalent circuit according to an embodiment;
a-15b show cross-sections of embodiments of an RFID TAG;
a-17e show different top plan views of further embodiments of RFID TAGs;
a-20b show top plan views of embodiments of integrated circuit arrangements;
a-26a are top plan views of embodiments of integrated circuit-electromagnetic expansion arrangements;
b-26b are lateral views of the embodiments of
The first antenna 102 is coupled to a receiving antenna 110 belonging to a reader 104 similar to the reader 4 of
In order to double the d.c. voltage on the load R0, C0, maintaining the input voltage Vs unaltered, the configuration illustrated in
As is shown in the embodiment of
Also the first and second booster (e.g., change-pump) circuits 108a and 108b are PMOS and NMOS circuits with cross-connected gates. These circuits, however, unlike the positive rectifier 107a and negative rectifier 107b, take the d.c. voltage present across the capacitors Cint1, Cint2 and output a voltage that is twice the input voltage. The resistor R0, having two terminals coupled respectively to the outputs of the first change-pump circuit 108a and of the second change-pump circuit 108b, represents the resistance seen at the terminals of the detection circuit 109.
Both the rectifier stage 107 and the booster stage 108 include MOS transistors similar to the MOS transistors M1-M4 shown in
The structure of
In particular, the threshold voltage is proportional to the square root of the voltage between the source terminal and the bulk terminal of the MOS transistors of the booster stage 108.
The voltage between the source terminal and bulk terminal of the MOS transistors of the booster stage 108 is proportional to the number of stages before the booster stage 108.
Consequently, with the structure of
In order to ensure proper operation of the first and second change-pump circuits 108a and 108b, the first antenna 102 supplies a minimum voltage VMIN=VTH+Vdiss, where VTH is the threshold voltage for the transistors M1-M4 and Vdiss is the voltage due to the current that flows in the internal resistance of the first antenna 102 during normal operation of the RFID tag 100. In general, simulations show that the amplitude of the input signal Vs, i.e., the voltage at the terminals of the first antenna 102, must be higher than about 400 mV.
The maximum distance between the RFID tag 100 and corresponding reader 104 which allows the first antenna 102 to supply a voltage equal to VMIN is referred to as “reading range” and is calculated as explained hereinafter, with reference to
a and 7b show, respectively, an embodiment of the coupling between a first coil L1 belonging to the second antenna 110 of the reader 104 and a second coil L2 belonging to the first antenna 102 and the corresponding equivalent circuit.
In detail, in
where Ψ is the magnetic flux traversing the coils L1 and L2, and M is the magnetic-coupling factor between the coils L1 and L2.
The voltage u2 across RL is in general increased by adding a parallel capacitor C2I coupled in parallel to the coil of the RFID tag 100 so as to form a parallel resonant circuit 114 at the operating frequency of the reader 104. The resonance frequency f of the parallel resonant circuit 114 is given by the following relation:
where C2 is given by the sum of the equivalent capacitance Cequ at the input of the processing circuit 103 and of the capacitance C2I of the parallel capacitor, as follows:
C2=Cequ+C2I (4)
From Eqs. (2), (3) and (4), a minimum magnetic field Hmin is obtained, which produces a voltage u2 equal to VMIN. This is given by:
where A and N are, respectively, the area and the number of turns of the coil L2 of the RFID tag 100, and μ0 is the magnetic permeability in vacuum.
The relation that links the field Hmin to the reading range x is given by:
where i1 is the current that traverses the second antenna 110 of the reader 104, N1 is the number of turns of the coil L1, and R is the radius of the receiving antenna 110 of the reader 104.
Moreover
The thickness D1 of the substrate 20 of semiconductor material is typically between approximately 20 μm and 500 μm.
A ground shield 21, for example of polysilicon, is deposited over the substrate 20 and has the purpose of increasing the electrical resistance between the substrate 20 and the overlying layers, thus limiting the presence of parasitic currents (also referred to as “eddy currents”), which could deteriorate the performance of the RFID tag 100.
A series of layer pairs 24, each comprising a metallization layer 22 and a silicon-oxide layer 23, extend on top of the ground shield 21.
The metallization layers 22 are coupled together through vias 25. The metallization layer 22 of the top layer pair 24 forms the first antenna 102 of the RFID tag 100 and is covered by a passivation layer 27.
The use of a plurality of metallization layers 22 has the purpose of reducing the series resistance of the first antenna 102 of the RFID tag 100, improving the performance in terms of maximum coupling distance between the first antenna 102 and the receiving antenna 110.
Experiments have shown that the best performance of an embodiment of the first antenna 102 is obtained when the distance between the top metallization layer 22 and the substrate 20 of semiconductor material is between approximately 2.5 and 5 times the thickness of the metallization layers 22 (assuming that all of the layers 22 have approximately the same thickness).
Each of the antenna terminals 16, 17 is coupled to a respective modelling circuit 18, 19, which takes into account the capacitances and resistances existing in the insulating regions and in the semiconductor material regions of the substrate 20. The modelling circuits 18, 19 are formed by respective insulation capacitors Cox1, Cox2, of respective substrate resistors Rsub1, Rsub2 and of respective substrate capacitors Csub1, Csub2. In detail, each insulation capacitor Cox1, Cox2 has a first terminal coupled to the respective antenna terminal 17, 18 and a second terminal coupled to a parallel circuit formed by the respective substrate resistor Rsub1, Rsub2 and by the respective substrate capacitor Csub1, Csub2. The substrate resistors Rsub1 and Rsub2 and the substrate capacitors Csub1, Csub2 are directly connected to ground. The quality factor of the antenna 102 of the embodiment of
while the self-resonance frequency fSR of the turns forming the first antenna 102 of the embodiment of
where Cequ is an equivalent capacitance that is a function of the insulation capacitances Cox1 and Cox2, of the substrate capacitances Csub1 and Csub2, and of the capacitance Cs.
It may be demonstrated that the optimal coupling between the RFID tag 100 and an embodiment of the reader 104 is given by the design yielding the maximum value of the product ωQLs. This is obtained using the maximum number of turns forming the first antenna 102, separated from one another by the minimum distance possible, and the maximum diameter of the turns, compatibly with the limits set by the self-resonance frequency and by the area of the first antenna 102.
where K=ω/c and η=√{square root over (ω/c)}, where ω is the pulsation of the signal in radians per second, Ra represents the series resistance of the first antenna 102, c is the speed of light in vacuum, and Wmax is the power of the transmitted signal, in this case equal to 1 W.
In
Advantages of an embodiment of the described RFID tag 100 emerge clearly from the foregoing description. In particular, it is emphasized that the RFID tag 100 can operate in the UHF band in near-field conditions guaranteeing a high integration and including all the electronic circuits provided for its operation within the area delimited by the first spiral antenna 102, which is also integrated directly in the silicon chip 119.
According to a further embodiment, schematically shown in
The primary winding 133 of the transformer 131 forms a fourth antenna. In particular, according to the embodiment of
In order to communicate through the first antenna 102, the integrated circuit 128 comprise a per se known transceiver (not shown) devoted to the management of data transmission through an antenna.
In order to improve the performances of the RFID tag 100, the fourth 133 and the first 102 antennas may be implemented as shown in the illustrative example of
As shown in
The third antenna 132 may be a traditional antenna, such as a λ/2 dipole, a loop antenna, or multi-loop antenna. The third antenna 132, the electrical network 127 and the fourth antenna 133 form an electromagnetic expansion 137, as schematically illustrated in
In detail, the electrical network 127 may comprise a reactive element, such as an inductor or a capacitor, or a matching network. Such a reactive element is chosen so as to achieve a parallel or a series resonance, that is to make, respectively, the imaginary part of the admittance (parallel resonance) or of the impedance (series resonance) of the electromagnetic expansion 137 equal to approximately zero. Conversely, such a matching network is designed so as to match the impedances of the third antenna 132 and the fourth antenna 133, namely to have the impedance seen by the third antenna 132 at the operating frequency equal to the complex-conjugate of the impedance of the third antenna 132 itself.
The electrical network 127 depends on the expected use of the TAG RFID 100 and, in particular, on the expected working distance between the RFID TAG 100 and the reader 104: in case of distances shorter than one wavelength, namely in case of near field coupling, such a coupling is mainly inductive, thus the electrical network 127 comprises a capacitor connecting the third antenna 132 and the fourth antenna 133, so as to make the electromagnetic expansion 137 resonate as a series resonator at the operating frequency and maximizing the electrical current flowing in the first winding of the transformer (the fourth antenna 133); in case of distances longer than one wavelength, that is in case of far field coupling, the electrical network 127 comprises the above cited matching network, so as to maximize the power transfer from the third antenna 132 toward the RFID TAG 100.
In both cases (reactive element or matching network), the design may use known techniques, herein not reported.
Operatively, when receiving an incoming electromagnetic signal, the electromagnetic expansion 137 resonates, thereby reproducing (e.g. generating a replica of) the electromagnetic signal and focusing the corresponding electromagnetic field on the first antenna 102, improving the performances of the RFID TAG 100. As shown in the illustrative examples described hereinafter, there is no more need for electrically coupling the chip 119 with the third antenna 132, therefore there is no more need for bumps or wire bonds, traditionally used to supply the integrated circuits and to form a wired communication channel. Operatively, the electromagnetic expansion 137 acts so as to provide the integrated circuit 119 with a wireless communication channel, which may be used also to supply the integrated circuit 119.
a shows an embodiment wherein the third 132 and the fourth 133 antenna are single-loop circular antennas, whereas the first antenna 102, enclosed within the fourth 133, is integrated on the chip 119 and, therefore, not shown. This embodiment further comprises a resonance capacitor 136 and, eventually, a matching network 139, both coupled to the third antenna 132.
b shows an embodiment wherein the third antenna 132 is a coil antenna and contains the electrical network 127, in turn comprising either a capacitor or a matching network. The fourth 133 antenna is a single-loop square antenna, whereas the first antenna 102 is a multi-loop square antenna.
c shows a further embodiment wherein the third antenna 132 is a λ/2 dipole and is coupled to the electric network 127, in turn coupled to the fourth antenna 133, formed by a single-loop circular antenna and surrounding the chip 119; the first antenna 102 is not visible.
d shows an embodiment wherein the third antenna 132 is a multi-loop antenna, formed by a multi-loop metallic line placed on the upper face of the dielectric substrate 129. The electrical network 127 is made up of three capacitors Cr1, Cr2 and Cr3, each of them formed by a metallic stub orthogonally departing from the multi-loop metallic line and overlaying a corresponding metallic area placed on the lower face of the dielectric substrate 129; the three metallic areas are electrically coupled by means of metallic lines laying on the lower face of the dielectric substrate 129. The first and the fourth antennas are not shown.
e shows another embodiment, wherein the third 132 and the fourth 133 antenna are multi-loop antennas. In detail, the third antenna 132 is made up of three greater loops 132a, 132b, 132c, whereas the fourth antenna 133 is made up of three smaller loops 133a, 133b, 133c, each coupled to a corresponding greater loop 132a, 132b, 132c. Loops are made up of coplanar metallic lines, therefore, a first and a second crossover CR1, CR2 have been introduced, so as to connect an end of square loop 132a with an end of square loop 133c without contacting loops 132b and 132.
In detail, as shown in
The embodiments shown in
As shown in
As an example,
As shown in
The electromagnetic expansion 137 may be at least in part lodged within the SiP 150: as an example, the fourth antenna 133 (see
According to another embodiment of the present disclosure, the one or more integrated circuits 128 may be additionally provided with a wired power supply, as well as with one or more wired communication channels. In particular, the third antenna 132 of the integrated circuit 128 and/or one or more power lines (not shown) may be directly connected to the integrated circuit 128 through pads 140 arranged on the chip 119.
In detail,
In case of two integrated circuits 128a, 128b, the electromagnetic expansion 137 may overlay both of them, as shown in
In both
According to another embodiment of the present disclosure, shown in
Each of the integrated circuits 128a, 128b comprises a first antenna, herein indicated as 102a and 102b. Furthermore, the two electromagnetic expansions 137a, 137b are electrically coupled, through wire bonds 191, to further components and/or circuits (not shown) carried by the dielectric support 129. The bumps 189, as well as the wire bonds 191, are optional: when present, bumps 189 and wire bonds 191 form, along with the electromagnetic expansions 137a and 137b, wired power supplies and/or wired communication channels available to the integrated circuits 128a, 128b.
In order to improve the electromagnetic coupling between the electromagnetic expansions 137a, 137b, a magnetic core 195 (
In a different embodiment, shown in
As shown in
Finally, as shown in
According to another embodiment of the present disclosure, electromagnetic expansions may be advantageously used as an interface between a piece of automatic test equipment (ATE) and a plurality of integrated circuits on a wafer, the piece of automatic test equipment being any automated device used for testing integrated circuits, printed circuit boards or the like. Traditionally, such automatic test equipment is coupled to the devices under test by means of sophisticated probe systems.
As shown in
The probe card 180 allows testing of electronic integrated circuits 128 without the need for pads, traditionally used to connect the probe and the integrated circuits during the electric wafer testing (Electrical Wafer Sort, EWS). Furthermore, besides acting as wireless interface between the automatic test equipment 170 and the plurality of integrated circuits 128 on the wafer 190, the electromagnetic expansions may be used to supply the integrated circuits 119, in case the integrated circuits 119 are low power integrated circuits; otherwise the power is supplied by means of per se known probes. Further probes may be used also to provide the integrated circuits with signals such as clock signals or to create additional wired measurement channels.
Analogously, a wireless interface 195 functionally equivalent to the described probe card 180 may be effectively used for testing packages or SiPs, as schematically shown in
Finally, it is clear that modifications and variations may be made to the embodiments of the RFID tag 100 described herein. In particular, the components of the integrated supporting circuit 103 may include transistors of a different type, for example bipolar transistors, the antennas may be of a dipole type, a single-coil or multi-coil square-loop or circular-loop type, or else again of a bent-dipole type, or of a patch type. Finally, the frequencies of operation of the RFID tag 100 may be different, in particular may be increased to meet a higher testing rate in the production stage. The transmitting antenna 102 and the processing circuit 103 may be mounted in planar or stacked configuration.
And the RFID TAG 100 (or another circuit using a similar communications interface) may be part of a larger system, such as a computer system and may be coupled to another integrated circuit, e.g., a controller, within the system. The TAG 100 and other circuit may be disposed on the same die or on different dies.
Number | Date | Country | Kind |
---|---|---|---|
TO2007A0563 | Jul 2007 | IT | national |
This application claims priority from Italian patent application No. TO2007A000563, filed Jul. 30, 2007, and is a divisional of and claims priority from U.S. patent application Ser. No. 12/182,893, filed Jul. 30, 2008, which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
6839035 | Addonisio et al. | Jan 2005 | B1 |
20040001453 | Kawai | Jan 2004 | A1 |
20060055541 | Bleckmann | Mar 2006 | A1 |
20060071084 | Detig et al. | Apr 2006 | A1 |
20060119534 | Semba et al. | Jun 2006 | A1 |
20060208899 | Suzuki et al. | Sep 2006 | A1 |
20070023517 | Tan et al. | Feb 2007 | A1 |
20070141780 | Higashitani | Jun 2007 | A1 |
20070205946 | Buris et al. | Sep 2007 | A1 |
20070222602 | Luo et al. | Sep 2007 | A1 |
20070222603 | Lai et al. | Sep 2007 | A1 |
20080001577 | Sather | Jan 2008 | A1 |
20080158081 | Rofougaran | Jul 2008 | A1 |
20080259576 | Johnson et al. | Oct 2008 | A1 |
20090128289 | Rossman | May 2009 | A1 |
20100013459 | Carmon et al. | Jan 2010 | A1 |
20100026454 | Rowse et al. | Feb 2010 | A1 |
Number | Date | Country | |
---|---|---|---|
20120168520 A1 | Jul 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12182893 | Jul 2008 | US |
Child | 13415693 | US |