Self-aligned trench MOSFET and method of manufacture

Information

  • Patent Grant
  • 9761696
  • Patent Number
    9,761,696
  • Date Filed
    Thursday, March 20, 2014
    10 years ago
  • Date Issued
    Tuesday, September 12, 2017
    7 years ago
Abstract
A trench metal-oxide-semiconductor field effect transistor (MOSFET), in accordance with one embodiment, includes a drain region, a plurality of gate regions disposed above the drain region, a plurality of gate insulator regions each disposed about a periphery of a respective one of the plurality of gate regions, a plurality of source regions disposed in recessed mesas between the plurality of gate insulator regions, a plurality of body regions disposed in recessed mesas between the plurality of gate insulator regions and between the plurality of source regions and the drain region. The MOSFET also includes a plurality of body contact regions disposed in the each body region adjacent the plurality of source regions, a plurality of source/body contact spacers disposed between the plurality of gate insulator regions above the recessed mesas, a source/body contact disposed above the source/body contact spacers, and a plurality of source/body contact, plugs disposed between the source/body contact spacers and coupling the source/body contact to the plurality of body contact regions and the plurality of source regions.
Description
BACKGROUND OF THE INVENTION

To reduce the drain-to-source on-resistance (Rdson) in power metal-oxide-semiconductor field effect transistors (MOSFET), numerous novel structures have been proposed and implemented. In trench based MOSFETs, shrinking the lateral pitch to increase cell density has been used to effectively reduce Rdson of the multi-cell MOSFETs. However, the ability to shrink the pitch below 1 micrometer (um) has been limited by source contact alignment errors, even when deep-ultraviolet (DUV) photolithography is used. Accordingly, there is a continued need to further reduce the Rdson of MOSFETs and improved techniques for fabricating such MOSFETs.


SUMMARY OF THE INVENTION

Embodiments of the present technology provide an improved trench metal-oxide-semiconductor field effect transistor (MOSFET). More specifically, embodiments of the present invention provide a trench MOSFET including a drain region, a plurality of gate regions disposed above the drain region, a plurality of gate insulator regions disposed about a periphery of a respective one of the plurality of gate regions, a field insulator region disposed above the gate region, a plurality of source regions disposed along the surface of the body region proximate a periphery of the gate insulator region. A plurality of source/body contact spacers are disposed in recessed mesas above the plurality of source regions and between the gate insulator regions. The recessed mesas are formed by a first silicon etch self-aligned to the field insulator region. A plurality of source/body contact plugs are disposed through the source/body contact spacers and the plurality of source regions between the gate insulator regions. A plurality of source/body contact implants are disposed in the body region proximate the source/body contacts. The source/body contacts implants are formed by an implant self-aligned to the plurality of source body contact spacers


Embodiments of the present technology also provide a method of fabricating a trench MOSFET that includes depositing a first semiconductor layer upon a semiconductor substrate, wherein the first semiconductor layer and the semiconductor substrate are doped with a first type of impurity. A first portion of the first semiconductor layer is doped with a second type of impurity. A plurality of trenches are etched in the first semiconductor layer. A first dielectric layer is formed on the wall of the plurality of trenches. A second semiconductor layer is deposited in the plurality of trenches. A second dielectric layer is formed over the second semiconductor layer in the plurality of trenches. Recessed mesas are etched in the first semiconductor layer and are self-aligned by the second dielectric layer in the plurality of trenches. A second portion of the first semiconductor layer proximate the recessed mesas is doped with a second type of impurity. A plurality of source/body contact spacers are formed in the recessed mesas self-aligned by the second dielectric layer in the trenches. A plurality of source/body contact trenches are etched between the source/body contact spacers. The source body contact trenches extend through the second portion of the first semiconductor layer. A third portion of the first semiconductor layer proximate the source/body contact trenches is doped with the first type of impurity self-aligned by the source/body contact spacers. A first metal layer is deposited in the source/body contact trenches.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of the present invention are illustrated by way of example and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:



FIG. 1 shows a cross sectional perspective view of a trench MOSFET, in accordance with one embodiment of the present technology.



FIGS. 2A-2D show a flow diagram of a method of fabricating a trench MOSFET, in accordance with one embodiment of the present technology.



FIGS. 3A-3M show a cross-sectional view of various phases of fabricating a trench MOSFET, in accordance with one embodiment of the present technology.



FIG. 4 shows a cross section perspective view of a trench MOSFET, in accordance with another embodiment of the present technology.





DETAILED DESCRIPTION OF THE INVENTION

Reference will now be made in detail to the embodiments of the present technology, examples of which are illustrated in the accompanying drawings. While the present technology will be described in conjunction with these embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present technology, numerous specific details are set forth in order to provide a thorough understanding of the present technology. However, it is understood that the present technology may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present technology.


Referring to FIG. 1, a cross sectional perspective view of a trench metal-oxide-semiconductor field effect transistor (MOSFET) 100, in accordance with one embodiment of the present technology, is shown. The trench MOSFET 100 comprises a source/body contact 110, a plurality of source/body contact plugs 115, a plurality of source regions 120, a plurality of gate regions 125, a plurality of gate insulator regions 130, a plurality of field dielectric regions 135, a plurality of source/body contact spacers 140, a plurality of body regions 145, a plurality of body contact regions 147, a drain region 150, 155 and drain contact 160. The drain region 150, 155 may optionally include a first drain portion 150 and a second drain portion 155, which are conventionally referred to as a drain region and a drift region respectively.


The body regions 145 are disposed above the drain region 150, 155. The source regions 120, gate regions 125 and the gate insulator regions 130 are disposed within the body regions 145. The gate regions 125 and the gate insulator regions 130 may be formed as parallel-elongated structures in as striped cell implementation. The gate insulator region 130 surrounds the gate regions 125. The field dielectric regions 135 are disposed above the gate regions 125. Thus, the gate regions 125 are electrically isolated from the surrounding regions b the gate insulator regions 130 and field dielectric regions 135. The gate regions 125 are coupled to form a common gate of the device 100. The source regions 120 are formed as parallel-elongated structures along the periphery of the gate insulator regions 130. The source/body contact 110 is coupled to the source regions 120 and the body regions 145 by the source/body contact plugs 125.


In another implementation, the gate region 125 may include a first portion formed as a first plurality of substantially parallel elongated structures and a second portion formed as a second plurality of substantially elongated structures that are substantially perpendicular to the first plurality of substantially parallel elongated structures. The gate insulator region 130 is disposed about a periphery of the gate region 125. Accordingly, the gate insulator region 130 is also formed as a first plurality of substantially parallel elongated structures and a second portion formed as a second plurality of substantially elongated structures that are substantially perpendicular to the first plurality of substantially parallel elongated structures.


The plurality of source/body contact spacers 140 are disposed in recessed mesas above the plurality of source regions 120 and between the gate insulator regions 125. The recessed mesas are formed be a first silicon etch that is self-aligned to the field insulator region 135 and gate oxide region 130. The plurality of source/body contact plugs 115 are disposed through the source/body contact spacers 140 and the plurality of source regions 120. The plurality of body contact regions 147 are disposed in the body regions 145 proximate the source/body contact plugs 115. The body contact regions 147 are formed by an implant self-aligned by the plurality of source body contact spacers 140.


In an exemplary implementation, the source regions 120 and the drain region 150 may be heavily n-doped (N+) semiconductor, such as silicon doped with phosphorous or arsenic. The body regions 145 may be p-doped (P) semiconductor, such as silicon doped with boron. The gate region 125 may be heavily n-doped (N+) semiconductor, such as polysilicon doped with phosphorous. The gate insulator regions 130 may be an insulator, such as silicon dioxide. The source contact 110 and drain contact may be copper (Cu), aluminum (Al), a multilayer metal or the like.


When the potential of the gate regions 125, with respect to the source regions 120, is increased above the threshold voltage of the device 100, a conducting channel is induced in the body region 145 along the periphery of the gate insulator regions 120. The trench MSOFET 100 will then conduct current between the drain region 150 and the source regions 120. Accordingly, the device will be in its on state.


When the potential of the gate regions 125 is reduced below the threshold voltage, the channel is no longer induced. As a result, a voltage potential applied between the drain region 150 and the source regions 120 will not cause current to flow there between. Accordingly, the device 100 will be in its off state and the junction formed by the body region 145 and the drain region 150 supports the voltage applied across the source and drain.


If the drain region 150, 155 comprises a second drain portion 155 disposed above a first drain portion 150, the second portion of the drain region 155 may be lightly n-doped (N−) semiconductor, such as silicon doped with phosphorous or arsenic, and the first portion of the drain region 150 may be heavily n-doped (N+) semiconductor, such as silicon doped with phosphorous or arsenic. The lightly n-doped (N−) second portion of the drain region 155 results in a depletion region that extends into both the body regions 145 and the second portion of the drain region 150, thereby reducing the punch through effect. Accordingly, the lightly n-doped (N−) second portion of the drain region 150 acts to increase the breakdown voltage of the striped trench MOSFET 100.


The channel width of the trench MOSFET 100 is a function of the lateral length of the plurality of the source regions 120. The channel width increases as the cell density is increased. The channel length of the trench MOSFET is a function of the vertical depth of the body region 145. Thus, the channel width to length ratio increases as the cell density of the trench MOSFET 100 is increased, which results in a decreased drain-to-source on-resistance (Rdson) during the on state of the device. Therefore, the trench MOSFET may advantageously be utilized for power MOSFET applications, such as switching elements in a pulse width modulation (PWM) voltage regulator.


Referring now to FIGS. 2A-2D, a flow diagram of a method of fabricating a trench MOSFET, in accordance with one embodiment of the present technology, is shown. The method of fabricating the trench MOSFET is illustrated in FIGS. 3A-3M. As depicted in FIGS. 2A and 3A, the process begins, at 202, with various initial processes upon a substrate 302, such as cleaning, depositing, doping, etching and/or the like. In one implementation, the substrate 302 comprises silicon heavily doped with a first type of impurity (e.g., boron (P+)). It is appreciated that the semiconductor substrate 302 will substantially form a drain region of the trench MOSFET upon completion of the fabrication process.


At 204, a semiconductor layer 304 is epitaxial deposited upon the substrate 302. In one implementation, the epitaxial layer may be silicon lightly doped with the first type of impurity (e.g., boron (P−)). The epitaxial deposited silicon 304 may be doped by introducing the desired impurity into the reaction chamber. At 206, the upper portion of the epitaxial layer 304 is doped with a second type of impurity (e.g., phosphorous (N)). It is appreciated that the upper portion of the epitaxial layer 304 will substantially form a body region and the lower portion will substantially form a drift region of the trench MOSFET upon completion of the fabrication process.


At 208, a photo-resist is deposited and patterned by any-well know lithography process to form a gate trench mask 308. At 210, the exposed portions of the epitaxial layer are etched by any-well known isotropic etching method to form a plurality of gate trenches 310. In one implementation, an ionic etchant interacts with the epitaxial layer exposed by the patterned resist layer. The gate trenches extend through the upper portion 306 and partially into lower portion 307 of the epitixial layer 304. In one implementation, a plurality of substantially parallel trenches are formed. In another implementation, a plurality of trenches are formed such that a first set of trenches are substantially parallel to each other and a second set of trenches are substantially normal-to-parallel with respect to the first set of trenches.


Referring now to FIG. 3B, the gate trench mask 308 is removed utilizing an appropriate resist stripper or a resist ashing process, at 212. At 214, a dielectric layer 314 is formed. In one implementation, the dielectric is formed by oxidizing the surface of the silicon to form a silicon dioxide layer. The resulting dielectric layer 314 along the gate trench walls forms a gate region dielectric 114. At 216, a polysilicon layer is deposited. The polysilicon is doped with the first type of impurity (e.g., boron (P+)). In one implementation, the polysilicon is deposited by a method such as decomposition of silane (SiH4). The polysilicon may be doped by introducing the impurity during the deposition process. Referring now to FIG. 3C, excess polysilicon is removed, at 218. The polysilicon may be etched to form gate regions 318 that are partially recessed in the gate trenches 310. At 320, a metal layer 320 may be deposited on the gate regions 318. In one implementation, a metal may be deposited and a thermal anneal may be utilized to form a suicide between the metal and the polysilicon.


Referring now to FIG. 3D, a second dielectric layer 322 is deposited, at 222. In one implementation, the second dielectric 322 may be an oxide. Referring now to FIG. 3E, excess dielectric is removed until the surface of the epitaxial layer 304 is exposed, at 224. The portion of the second dielectric layer remaining in the recesses above the gate regions 318 forms a field dielectric 324 above the recessed gate regions 318. In one implementation, the excess dielectric layer is removed by chemical-mechanical polishing (CMP). The second dielectric layer and the first dielectric layer are removed until the epitaxial layer 304 between the gate trenches are exposed.


Referring now to FIG. 3F, the exposed portions of the epitaxial layer 304 are etched by any-well known isotropic etching method, at 226. The etching results in a plurality recessed semiconductor mesas 326. Those skilled in the art appreciate that the etching of recessed mesas 326 is a first self-aligned process that utilizes the field dielectric 324 and gate oxide 314 along the walls of the gate trenches 310 as a mask for the self-aligned etch. At 228, the upper portion of the body region 306 is heavily doped with the second type of impurity (e.g., boron (P+)). It is appreciated that the heavily doped portion will substantially form the source regions 328 of the trench MOSFET device.


Referring now to FIG. 3G, a third dielectric layer 330 is conformally deposited, at 230. The third dielectric 330 may be an oxide, a nitride or the like. Referring now to FIG. 3H, the third dielectric layer 330 is isotropically etched, at 232. Those skilled in the art appreciate that the isotropic etch of the third dielectric layer 330 will remove the third dielectric layer 330 except for where it was conformally deposited along the vertical sides of the field dielectric/gate oxide 324, 314 thereby forming spacers 332 in the recessed mesas 326 adjacent the field dielectric/gate oxide 324, 314.


Referring, now to FIG. 3I, the exposed portions of the source regions 328 are etched by any well-known anisotropic etching method, at 234. The etching process is performed until a second plurality of trenches, referred to as source/body contact trenches 334, extend through the source regions 328 to the body regions 306. Those skilled in the art appreciate that the etching of the second plurality of trenches 334 is a second self-aligned process that utilizes the combination of the field dielectric 324, gate oxide 314 and spacers 332 as a mask for the self-aligned etch. In the first implementation, the etching process forms a second plurality of substantially parallel trenches 334 disposed between the striped cell gate regions 318. In the other implementation, the etching process forms a plurality of substantially rectangular trenches disposed in the cells formed by the closed cell gate regions.


Referring now to FIG. 3J, the exposed portions of the body regions 306 are heavily doped with the second type of impurity (e.g., phosphorous (N+) to form body contact implant regions 336, at 236. Those skilled in the art appreciate that the implanting of the body contact implant regions 336 is a third self-aligned process that utilizes the combination of the field dielectric 324, gate oxide 314 and spacers 332 as a mask for the self-aligned implant. A thermal cycle ma may be utilized to drive in the body contact implant regions 336.


Referring now to FIG. 3K, a second metal layer is deposited in the source/body contact trenches 334, at 238. In one implementation, the metal may be titanium (Ti) titanium nitrate (TiN), tungsten (W), or a multilayer metal such as Ti/TiN/W. At 240, excess metal of the second metal layer is removed to form source/body contact plugs 340 in the source/body contact trenches 334. In one implementation, the second metal layer is chemical-mechanical polished (CMP) to form the source/body contact plugs 340.


Referring now to FIG. 3L, a third metal layer 342 is deposited, at 242. In one implementation, the metal may be copper (Cu), aluminum (Al) or the like. The third metal layer 342 substantially forms the source/body contact of the trench MOSFET device. Referring now to FIG. 3M, a fourth metal layer 344 is deposited on the backside of the trench MOSFET device, at 244. In one implementation, the metal may be copper (Cu), aluminum (Al) or the like. The fourth metal layer 344 substantially forms the drain contact of the trench MOSFET device. At 246, fabrication continues with various other processes. The various processes typically include etching, depositing, doping, cleaning, annealing, passivation, cleaving and/or the like.


Referring now to FIG. 4, a cross sectional perspective view of a trench metal-oxide-semiconductor field effect transistor (MOSFET) 400, in accordance with another embodiment of the present technology, is shown. The structure and operation of trench MOSFET 400 is substantially the same as described above with reference to FIG. 1. FIG. 4, however, illustrates a closed cell structure according to one implementation. The gate region and the gate insulator region may include a first portion formed as a first plurality of substantially parallel elongated structures 425′, 430′ and a second portion is formed as a second plurality of substantially elongated structures 425″, 430″ that are substantially perpendicular to the first plurality of substantially parallel elongated structures 425′, 430′.


In one implementation, the first type of impurity may be an n-type impurity such as phosphorous and the second type of impurity may be a p-type impurity such as arsenic or boron to form an n-channel MOSFET (N-MOSFET), as illustrated in FIG. 1. In another implementation, the first type of impurity may be a p-type impurity and the second type of impurity may be an n-type impurity to form a p-channel MOSFET (P-MOSFET), as illustrated in FIG. 3M.


The foregoing descriptions of specific embodiments of the present technology have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the present technology and its practical application, to thereby enable others skilled in the art to best utilize the present technology and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the Claims appended hereto and their equivalents.

Claims
  • 1. A method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) comprising: depositing a first semiconductor layer upon a semiconductor substrate, wherein the first semiconductor layer and the semiconductor substrate are doped with a first type of impurity;doping a first portion of the first semiconductor layer with a second type of impurity;etching a plurality of trenches in the first semiconductor layer;forming a first dielectric layer on the wall of the plurality of trenches;depositing a second semiconductor layer in the plurality of trenches;forming a second dielectric layer over the second semiconductor layer in the plurality of trenches;etching recessed mesas in the first semiconductor layer aligned by the first and second dielectric layers;doping a second portion of the first semiconductor layer proximate the recessed mesas with a second type of impurity;forming a plurality of source/body contact spacers above the recessed mesas aligned between the second dielectric layer in the trenches;etching a plurality of source/body contact trenches between the source/body contact spacers, wherein the source body contact trenches extend through the second portion of the first semiconductor layer;doping a third portion of the first semiconductor layer proximate the source/body contact trenches with the first type of impurity aligned by the source/body contact spacers; anddeposit a first metal layer in the source/body contact trenches aligned to the source/body contact spacers.
  • 2. The method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) according to claim 1, wherein a first set of the plurality of trenches are substantially parallel with respect to each other and a second set of the plurality of trenches are normal-to-parallel with respect to the first set of the plurality of trenches.
  • 3. The method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) according to claim 1, wherein the plurality of trenches are substantially parallel with respect to each other.
  • 4. The method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) according to 1, further comprising forming a silicide on the second semiconductor layer in the plurality of trenches.
  • 5. The method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) according to 1, wherein forming the second dielectric over the second semiconductor in the plurality of trenches comprises: depositing the dielectric layer; andremoving excess dielectric until the first semiconductor layer is exposed and the second dielectric covers the first semiconductor layer in the plurality of trenches.
  • 6. The method of fabrication a trench metal-oxide-semiconductor field effect transistor (MOSFET) according to 1, wherein forming the plurality of source/body contact spacers comprises: conformally depositing a third dielectric layer after doping the second portion of the first semiconductor layer; andetching the third dielectric layer whereby the portions of the third dielectric layer substantially remain along vertical sides the second dielectric layer proximate the recessed mesas.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. patent application Ser. No. 12/015,723 filed Jan. 17, 2008, which claims the benefit of U.S. Provisional Application No. 60/921,792 filed Apr. 3, 2007, all of which are incorporated herein by reference.

US Referenced Citations (160)
Number Name Date Kind
3906540 Hollins Sep 1975 A
4641174 Baliga Feb 1987 A
4672407 Nakagawa et al. Jun 1987 A
4782372 Nakagawa et al. Nov 1988 A
4799095 Baliga Jan 1989 A
4823172 Mihara Apr 1989 A
4827321 Baliga May 1989 A
4857986 Kinugawa Aug 1989 A
4893160 Blanchard Jan 1990 A
4928155 Nakagawa et al. May 1990 A
4939557 Pao et al. Jul 1990 A
4967243 Baliga et al. Oct 1990 A
4969027 Baliga et al. Nov 1990 A
5021840 Morris Jun 1991 A
5055896 Williams et al. Oct 1991 A
5072266 Bulucea et al. Dec 1991 A
5111253 Korman et al. May 1992 A
5168331 Yilmaz Dec 1992 A
5191395 Nishimura Mar 1993 A
5221850 Sakurai Jun 1993 A
5233215 Baliga Aug 1993 A
5245106 Cameron et al. Sep 1993 A
5366914 Takahashi et al. Nov 1994 A
5378655 Hutchings et al. Jan 1995 A
5387528 Hutchings et al. Feb 1995 A
5430315 Rumennik Jul 1995 A
5525821 Harada et al. Jun 1996 A
5527720 Goodyear et al. Jun 1996 A
5567634 Hebert et al. Oct 1996 A
5578508 Baba et al. Nov 1996 A
5602424 Tsubouchi et al. Feb 1997 A
5621234 Kato Apr 1997 A
5648283 Tsang et al. Jul 1997 A
5689128 Hshieh Nov 1997 A
5696396 Tokura et al. Dec 1997 A
5770878 Beasom Jun 1998 A
5808340 Wollesen et al. Sep 1998 A
5814858 Williams Sep 1998 A
5877538 Williams Mar 1999 A
5965904 Ohtani et al. Oct 1999 A
5998836 Williams Dec 1999 A
5998837 Williams Dec 1999 A
6049108 Williams et al. Apr 2000 A
6096584 Ellis-Monaghan et al. Aug 2000 A
6140678 Grabowski et al. Oct 2000 A
6153896 Omura et al. Nov 2000 A
6168996 Numazawa et al. Jan 2001 B1
6172398 Hshieh Jan 2001 B1
6180966 Kohno et al. Jan 2001 B1
6204533 Williams et al. Mar 2001 B1
6211018 Nam et al. Apr 2001 B1
6238981 Grebs May 2001 B1
6245615 Noble et al. Jun 2001 B1
6268242 Williams et al. Jul 2001 B1
6277695 Williams et al. Aug 2001 B1
6285060 Korec et al. Sep 2001 B1
6323518 Sakamoto et al. Nov 2001 B1
6348712 Korec et al. Feb 2002 B1
6351009 Kocon et al. Feb 2002 B1
6359308 Hijzen et al. Mar 2002 B1
6391721 Nakagawa May 2002 B2
6413822 Williams et al. Jul 2002 B2
6483171 Forbes et al. Nov 2002 B1
6489204 Tsui Dec 2002 B1
6495883 Shibata et al. Dec 2002 B2
6498071 Hijzen et al. Dec 2002 B2
6580123 Thapar Jun 2003 B2
6580154 Noble et al. Jun 2003 B2
6642109 Lee et al. Nov 2003 B2
6661054 Nakamura Dec 2003 B1
6700158 Cao et al. Mar 2004 B1
6710403 Sapp Mar 2004 B2
6717210 Takano et al. Apr 2004 B2
6756274 Williams et al. Jun 2004 B2
6764889 Baliga Jul 2004 B2
6770539 Sumida Aug 2004 B2
6825105 Grover et al. Nov 2004 B2
6861701 Williams et al. Mar 2005 B2
6903393 Ohmi et al. Jun 2005 B2
6919610 Saitoh et al. Jul 2005 B2
6927455 Narazaki Aug 2005 B2
6960821 Noble et al. Nov 2005 B2
6987305 He et al. Jan 2006 B2
7224022 Tokano et al. May 2007 B2
7361952 Miura et al. Apr 2008 B2
7375029 Poelzl May 2008 B2
7397083 Amali et al. Jul 2008 B2
7449354 Marchant et al. Nov 2008 B2
7521306 Kubo et al. Apr 2009 B2
7541642 Kawamura et al. Jun 2009 B2
7544568 Matsuura et al. Jun 2009 B2
7652325 Siemieniec et al. Jan 2010 B2
7663195 Ohmi et al. Feb 2010 B2
RE41509 Kinzer et al. Aug 2010 E
7910440 Ohta et al. Mar 2011 B2
7910486 Yilmaz et al. Mar 2011 B2
7964913 Darwish Jun 2011 B2
8080459 Xu Dec 2011 B2
8367500 Xu et al. Feb 2013 B1
8629019 Xu et al. Jan 2014 B2
20010026006 Noble et al. Oct 2001 A1
20010026989 Thapar Oct 2001 A1
20020036319 Baliga Mar 2002 A1
20020038887 Ninomiya et al. Apr 2002 A1
20020050847 Taniguchi et al. May 2002 A1
20020074585 Tsang et al. Jun 2002 A1
20020123196 Chang et al. Sep 2002 A1
20020130359 Okumura et al. Sep 2002 A1
20030030092 Darwish et al. Feb 2003 A1
20030201483 Sumida Oct 2003 A1
20040016959 Yamaguchi et al. Jan 2004 A1
20040021174 Kobayashi Feb 2004 A1
20040155287 Omura et al. Aug 2004 A1
20040161886 Forbes et al. Aug 2004 A1
20040173844 Williams et al. Sep 2004 A1
20050001268 Baliga Jan 2005 A1
20050026369 Noble et al. Feb 2005 A1
20050029585 He et al. Feb 2005 A1
20050079678 Verma et al. Apr 2005 A1
20050167695 Yilmaz Aug 2005 A1
20050167698 Hisaka Aug 2005 A1
20050184336 Takahashi Aug 2005 A1
20050266642 Kubo et al. Dec 2005 A1
20060014349 Williams et al. Jan 2006 A1
20060108635 Bhalla et al. May 2006 A1
20060113577 Ohtani Jun 2006 A1
20060113588 Wu Jun 2006 A1
20060226494 Hshieh Oct 2006 A1
20060267090 Sapp et al. Nov 2006 A1
20060273383 Hshieh Dec 2006 A1
20060285368 Schlecht Dec 2006 A1
20070007589 Nakagawa Jan 2007 A1
20070013000 Shiraishi Jan 2007 A1
20070023828 Kawamura et al. Feb 2007 A1
20070138546 Kawamura et al. Jun 2007 A1
20070155104 Marchant et al. Jul 2007 A1
20070228496 Rochefort et al. Oct 2007 A1
20070249142 Hisanaga Oct 2007 A1
20080099344 Basol et al. May 2008 A9
20080135931 Challa et al. Jun 2008 A1
20080164515 Li Jul 2008 A1
20080164517 Ohta et al. Jul 2008 A1
20080173969 Hebert et al. Jul 2008 A1
20080185640 Nakagawa Aug 2008 A1
20080246081 Li et al. Oct 2008 A1
20090140327 Hirao et al. Jun 2009 A1
20090159963 Yamaguchi et al. Jun 2009 A1
20090166740 Bhalla et al. Jul 2009 A1
20100055892 Poelzl Mar 2010 A1
20100059797 Ngai et al. Mar 2010 A1
20100078718 Blank et al. Apr 2010 A1
20100181606 Takaishi Jul 2010 A1
20110049614 Gao et al. Mar 2011 A1
20110053326 Gao et al. Mar 2011 A1
20110089486 Xu et al. Apr 2011 A1
20120187474 Rexer et al. Jul 2012 A1
20120313161 Grivna et al. Dec 2012 A1
20120326229 Poelzl et al. Dec 2012 A1
20140206165 Li et al. Jul 2014 A1
20150108568 Terrill et al. Apr 2015 A1
Foreign Referenced Citations (68)
Number Date Country
101180737 May 2008 CN
4 208 695 Sep 1992 DE
102004036330 Mar 2005 DE
112005003584 Apr 2008 DE
0 133 642 Mar 1985 EP
0354449 Feb 1990 EP
0 438 700 Jul 1991 EP
0 583 022 Feb 1994 EP
0 583 028 Feb 1994 EP
0620588 Oct 1994 EP
0628337 Dec 1994 EP
0 746 030 Dec 1996 EP
1 033 759 Sep 2000 EP
1186023 Mar 2002 EP
1351313 Oct 2003 EP
1376674 Jan 2004 EP
1403914 Mar 2004 EP
2 269 050 Jan 1994 GB
62-298152 Dec 1987 JP
H03-173180 Jul 1991 JP
H05315620 Nov 1993 JP
H06350090 Dec 1994 JP
H09-129877 May 1997 JP
H09260645 Oct 1997 JP
H10-032331 Feb 1998 JP
H0214809 Aug 1998 JP
2000-091344 Mar 2000 JP
2000332246 Nov 2000 JP
2001-016080 Jan 2001 JP
2002016080 Jan 2002 JP
2002110978 Apr 2002 JP
2002-134705 May 2002 JP
2002-190593 Jul 2002 JP
2002-246596 Aug 2002 JP
2002222950 Aug 2002 JP
2002-368221 Dec 2002 JP
2002-373988 Dec 2002 JP
2003030396 Jan 2003 JP
2003515954 May 2003 JP
2003324196 Nov 2003 JP
2004-134793 Apr 2004 JP
2004522319 Jul 2004 JP
2005-142240 Jun 2005 JP
2005524970 Aug 2005 JP
2005-268679 Sep 2005 JP
2006-339558 Dec 2006 JP
2007027561 Feb 2007 JP
2007-158275 Jun 2007 JP
2007-189192 Jul 2007 JP
2008042056 Feb 2008 JP
2008-511982 Apr 2008 JP
2008-171887 Jul 2008 JP
2009-004411 Jan 2009 JP
2009-043966 Feb 2009 JP
2009-522807 Jun 2009 JP
10-0714198 May 2007 KR
490853 Jun 2002 TW
200507237 Feb 2005 TW
0065646 Nov 2000 WO
0141206 Jun 2001 WO
0199177 Dec 2001 WO
03010812 Feb 2003 WO
2004105116 Dec 2004 WO
2006025035 Mar 2006 WO
2006058210 Jun 2006 WO
2006126998 Nov 2006 WO
2007002857 Jan 2007 WO
2008156071 Dec 2008 WO
Non-Patent Literature Citations (6)
Entry
Masakatsu Hoshi et al., “A DMOSFET Having A Cell Array Field Ring for Improving Avalanche Capability”, May 18, 1993, IEEE, Proceedings of the 5th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Monterey, California, May 18-20, 1993, pp. 141-145, XP000380145.
“Effects on Selecting Channel Direction in Improving Performance of Sub-100 nm MOSFETs Fabricated on (110) Surface Si Substrate” Japanese Journal of Applied Physics, Part 1, vol. 43, No. 4B, Apr. 2004 pp. 1723-1728 (Nakamura et al.), XP00122768.
Hattori, et al. Design of a 200V Super Junction MOSFET With N-Buffer Regions and Its Fabrication by Trench Filling; Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICS, Kitakyusus; 2004.
Y. C. Pao et al., “(110)-Oriented GaAs MESFET's”, IEEE Electron Device Letters, vol. 9, No. 3, pp. 119-121, Mar. 1988.
L. Parechanian-Allen et al., “Device Quality Growth and Characterization of (110) GaAs Grown by Molecular Beam Epitaxy”, submitted to Applied Physics Letters, Nov. 1986, Lawrence Berkeley Laboratory University of California, Berkeley, California, LBL-22564.
L. Parechanian-Allen et al., “Surface Faceting of (110) GaAs: Analysis and Elimination”, presented at the Material Research Society Fall Conference, Session I, Boston, MA, Dec. 1, 1986, Lawrence Berkeley Laboratory University of California, Berkeley, California, LBL-22577.
Related Publications (1)
Number Date Country
20140206165 A1 Jul 2014 US
Provisional Applications (1)
Number Date Country
60921792 Apr 2007 US
Divisions (1)
Number Date Country
Parent 12015723 Jan 2008 US
Child 14221012 US