Claims
- 1. A semiconductor chip package, comprising:a semiconductor chip that is at least partially encapsulated by an encapsulant having an active device therein; a surface on said encapsulant having a first offset region for engaging a second region, said second region being offset from a surface of an alignment fixture, such that the semiconductor chip is held stationary relative to the alignment fixture in only one mateable position when said first offset region engages said second region, and wherein said surface defines an interior, said interior comprising at least partially said semiconductor chip; and a conductive lead in electrical communication with the active device and extending both inside and outside of said encapsulant.
- 2. A semiconductor chip package according to claim 1, wherein said engaging said first offset region with said second region is achieved by a substantially conforming fit of said first offset region with said second region.
- 3. A semiconductor chip package according to claim 1, wherein said first region is one of an indentation towards said interior and a protrusion extending away from said interior.
- 4. A semiconductor chip package according to claim 1, wherein said first region forms a structure exposing a top surface furthermost away from said surface on said encapsulant.
- 5. A semiconductor chip package according to claim 4, wherein said top surface is curved.
- 6. A semiconductor chip package according to claim 4, wherein said top surface is flat.
- 7. A semiconductor chip package according to claim 1, wherein said first region comprises at least three points furthermost away from said surface on said encapsulant that substantially define a plane therebetween.
- 8. A semiconductor chip package according to claim 7, wherein said plane does not intersect said surface on said encapsulant.
- 9. A semiconductor chip package for coupling with an alignment fixture having an alignment surface thereon, said semiconductor chip package comprising a material that encloses a semiconductor chip having an active device therein, said alignment surface on said alignment fixture having a coupling arranged in an aligning shape, said aligning shape being offset from said alignment surface, the semiconductor chip package comprising:a conductive lead in electrical communication with the active device and extending through and from the semiconductor chip package; and an exterior surface on said material having a first offset region arranged in a first shape for engaging said aligning shape so that the semiconductor chip package is held aligned relative to the alignment feature in only one mateable position when said first shape is engaged with said aligning shape.
- 10. A semiconductor chip package according to claim 9, wherein said engaging said aligning shape with said first shape is achieved by a substantially conforming fit of said aligning shape with said first shape.
- 11. A semiconductor chip package according to claim 10, wherein said first shape receives said aligning shape in said conforming fit.
- 12. A semiconductor chip package according to claim 9, wherein said first offset region has at least three points furthermost away from said chip surface that substantially define a plane therebetween.
- 13. A semiconductor chip package for coupling with an alignment fixture having an alignment surface thereon, said alignment surface on said alignment fixture having a coupling arranged in an aligning shape, said aligning shape being offset from said alignment surface, the semiconductor chip package comprising:an active device within a semiconductor chip; a semiconductor chip encapsulant selected from the group consisting of an epoxy resin, silicon, phenolic, polyurethane, polyimide, and ceramic; a conductive lead in electrical communication with the active device and extending inside and outside of said encapsulant; and a surface on said encapsulant having a first offset region arranged in a first shape for engaging said aligning shape so that the semiconductor chip package is held aligned relative to the alignment feature in only one mateable position when said first shape is engaged with said aligning shape.
- 14. A semiconductor chip package according to claim 13, wherein said engaging said aligning shape with said first shape is achieved by a substantially conforming fit of said aligning shape with said first shape.
- 15. A semiconductor chip package according to claim 14, wherein said first shape projects into said aligning shape in said conforming fit.
- 16. A semiconductor chip package that is orientable with respect to an alignment fixture, said alignment fixture having thereon a first alignment surface and having an alignment plane offset from said alignment surface, the semiconductor chip package comprising:an active device within a semiconductor chip; a semiconductor chip encapsulant selected from the group consisting of an epoxy resin, silicon, phenolic, polyurethane, polyimide, and ceramic; a conductive lead in electrical communication with the active device and extending inside and outside of said encapsulant; an exterior surface of said encapsulant; and a plane offset from said exterior surface, said plane being parallel to the alignment plane when the semiconductor chip package is oriented in only one mateable position with respect to the alignment fixture.
- 17. A semiconductor chip package according to claim 16, wherein said plane is furthermost away from said exterior surface.
- 18. A semiconductor chip package alignment system comprising:a semiconductor chip having an active device; a material enclosing the semiconductor chip and having an exterior surface thereon, said material being selected from the group consisting of an epoxy resin, silicon, phenolic, polyurethane, polyimide, and ceramic; a conductive lead in electrical communication with the active device and extending both inside and outside of said material; a first region on said exterior surface of said material, said first region defining a first volume; and an alignment fixture having a second region, said second region defining a second volume, wherein said first region is capable of receiving said second region, and such that when said first region receives said second region: the semiconductor chip is held oriented with respect to the alignment fixture; and an interface is formed by at least one of (a) a concave portion of said exterior surface of said material and a convex surface of said alignment fixture, and (b) a convex portion of said exterior surface of said material and a concave surface is of said alignment fixture.
- 19. A semiconductor chip package according to claim 18, wherein said first volume is larger than said second volume.
- 20. A semiconductor chip package according to claim 18, wherein said first volume is smaller than said second volume.
- 21. A semiconductor chip package alignment system comprising:a semiconductor chip having an active device, said semiconductor chip being enclosed within a material, said material having an exterior surface thereon, said exterior surface having at least three primary points that are offset from said exterior surface, said at least three primary points being part of a first structure; and an alignment fixture having at least three secondary points offset from an exterior surface of said alignment fixture, said at least three secondary points being part of a second structure such that said first structure reciprocates said second structure and said reciprocating structures are configured for removable contact engagement, and said semiconductor chip is held oriented with respect to said alignment fixture when said first structure removably engages said second structure.
- 22. A semiconductor chip package according to claim 21, wherein each of said three primary points comprises a concave surface, and each of said three secondary points comprises a convex surface.
- 23. A semiconductor chip package according to claim 21, wherein each of said three primary points comprises a convex surface, and each of said three secondary points comprises a concave surface.
- 24. A semiconductor chip package having a semiconductor chip with active devices, a plurality of conductive leads electrically bonded to said active devices, said plurality of conductive leads for accommodating remote electrical testing equipment for testing the electrical integrity of said active devices, wherein a material encapsulates said semiconductor chip and at least partially encapsulates said plurality of conductive leads, the semiconductor chip package comprising:a receiving region for receiving a portion of a surface of an alignment fixture, said receiving region being offset from a surface of said material and having a receiving inner surface, such that when said portion of said surface of said alignment fixture is received by said receiving region, said receiving inner surface forms a substantially parallel interface with said portion of said surface of said alignment fixture in only one mateable position.
- 25. A semiconductor chip package according to claim 24, wherein said plurality of conductive leads extend from said semiconductor chip package in a substantially co-planar arrangement thereof.
- 26. A semiconductor chip package, comprising:a semiconductor chip having an active area; an encapsulating material enclosing said semiconductor chip; a region on said encapsulating material offset from a surface of said encapsulating material for making a substantially conforming fit with an alignment fixture in only one mateable position; and an opening formed in said encapsulating material that provides electrical access to said active area by an electrical conductor within said opening.
- 27. A semiconductor chip package, comprising:a semiconductor chip having an active device; a conductive lead electrically connected to said active device; a material enclosing said semiconductor chip, said conductive lead extending into and out of said material; and three indentations in a surface of said material for receiving three protrusions on a surface of an alignment fixture, so that when said three protrusions are received by said three indentations, a substantially conforming fit is achieved in only one mateable position.
- 28. A semiconductor chip package according to claim 27, wherein the semiconductor chip is held oriented relative to the alignment fixture when said substantially conforming fit is achieved.
- 29. A semiconductor chip package, comprising:a semiconductor chip that is at least partially encapsulated by an encapsulant having an active device therein; a surface on the encapsulant having a first offset region for engaging a second region, the second region being offset from a surface of an alignment fixture, such that the semiconductor chip is held stationary relative to the alignment fixture when the first offset region engages the second region, the surface on the encapsulant defining an interior comprising at least partially the semiconductor chip, wherein the first offset region forms a structure exposing a curved top surface furthermost away from the surface on the encapsulant; and a conductive lead in electrical communication with the active device and extending both inside and outside of the encapsulant.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/026,584, filed on Feb. 20, 1997, now U.S. Pat. No. 6,198,172, a divisional of which was filed on Nov. 12, 1998, as U.S. patent application Ser. No. 09/190,545, now U.S. Pat. No. 6,420,195 B1, all of which are incorporated herein by reference.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 333 374 |
Sep 1989 |
EP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/026584 |
Feb 1997 |
US |
Child |
09/190545 |
|
US |