Number | Date | Country | Kind |
---|---|---|---|
P2001-298533 | Sep 2001 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5894152 | Jaso et al. | Apr 1999 | A |
6180486 | Leobandung et al. | Jan 2001 | B1 |
6214653 | Chen et al. | Apr 2001 | B1 |
6333532 | Davari et al. | Dec 2001 | B1 |
6350653 | Adkisson et al. | Feb 2002 | B1 |
Number | Date | Country |
---|---|---|
7-106434 | Apr 1995 | JP |
8-17694 | Jan 1996 | JP |
8-316431 | Nov 1996 | JP |
10-303385 | Nov 1998 | JP |
11-17001 | Jan 1999 | JP |
11-238860 | Aug 1999 | JP |
2000-91534 | Mar 2000 | JP |
2000-243944 | Sep 2000 | JP |
2000-269460 | Sep 2000 | JP |
2001-196556 | Jul 2001 | JP |
Entry |
---|
Robert Hannon, et al., 2000 Symposium on VLSI Technology Digest of Technical Papers, pp. 66-67, “0.25 μm Merged Bulk DRAM and SOI Logic Using Patterned SOI”, Jun. 13, 2000. |
M. Sato, et al., 2000 Symposium on VLSI Technology Digest of Technical Papers, pp. 82-83, “Transistor on Capacitor (TOC) Cell With Quarter Pitch Layout for 0.13 μm DRAMS and Beyond”, Jun. 13, 2000. |