Claims
- 1. A method of manufacturing a semiconductor device, comprising:
- a first process of forming mesa grooves each opening on a mirror-polished surface of a first semiconductor substrate and each of said mesa grooves having side walls inclined at angles;
- a second process of directly joining the mirror-polished surface of the first semiconductor substrate to a mirror-polished surface of a second semiconductor substrate, thereby forming a joined substrate;
- a third process of coating walls of a space defined in the joined substrate by oblique side walls of the mesa grooves of the first semiconductor substrate and by the mirror-polished surface of the second semiconductor substrate, with an insulation material layer; and
- a fourth process of forming a PN junction in the first semiconductor substrate of the joined substrate in a location such that edges of the PN junction are on the oblique side walls.
- 2. A method according to claim 1, wherein the third process is a process of heat-treating the joined substrate to coat the walls of the space defined in the joined substrate with a thermal oxidation film.
- 3. A method according to claim 1, further comprising a fifth process to be executed after the fourth process, of dicing the joined substrate along the mesa grooves to form separate chips.
- 4. A method according to claim 1, further comprising a fifth process of forming element portions on a main surface of the first semiconductor substrate, and a sixth process of dicing the joined substrate along the mesa grooves to form separate chips, the fifth and sixth processes being executed after the fourth process.
- 5. A method according to claim 1, wherein the third process is executed between the fifth and sixth processes.
- 6. A method as in claim 1 wherein said first and second semiconductor substrates are formed of monocrystalline silicon.
- 7. A method as in claim 1 comprising the further step of coating walls of the space in the joint substrate with an insulation film which is one of a silicon nitride film and a semi-insulation polycrystalline silicon film.
- 8. A method as in claim 1 comprising the further step of coating walls of the space defined in the joint substrate with a multi-layer film formed of a thermal oxidation film and another insulation material film.
- 9. A method as in claim 8 wherein said other material insulation film is a silicon nitride film.
- 10. A method as in claim 1 wherein said side faces are inclined such that an electric field intensity at a periphery of the PN junction and an electric field intensity on an interface between the high resistance layer and the low resistance layer in the region are each smaller than an electric field intensity voltage at a central area of the PN junction.
- 11. A method as in claim 10 wherein an angle of inclination of each of the oblique sides walls is between 0.degree. and 45.degree. with respect to a perpendicular of the PN junction.
- 12. A method of forming a semiconductor device, comprising the steps of:
- forming a recess in a region on a mirror-polished surface of a first semiconductor substrate, the recess opening to the mirror-polished surface;
- forming a plurality of mesa grooves on the periphery of the recess and at a position spaced apart from the periphery by a distance, each of the mesa grooves having oblique side walls and a depth deeper than that of the recess;
- coating the surface on which the recess and mesa grooves have been made with an insulation material, and filling the recess and mesa grooves with a filler material;
- mirror-polishing the surface applied with the filler material to expose another area of the mirror-polished surface of the first semiconductor substrate;
- joining the mirror-polished surface of the first semiconductor substrate with a mirror-polished surface of a second semiconductor substrate, thereby forming a joined substrate;
- polishing a non-mirror-polished surface of the first semiconductor substrate to expose the mesa grooves; and
- forming at least one isolated region in the first semiconductor substrate on the second semiconductor substrate in the joined substrate, the isolated region being defined by the mesa grooves and the recess and electrically insulated from the other regions by the insulation material and filler material, and forming functional elements having different functions in the at least one isolated regions, respectively.
- 13. A method as in claim 12 wherein said first and second semiconductor substrates are formed of monocrystalline silicon.
Priority Claims (2)
Number |
Date |
Country |
Kind |
1-119268 |
May 1989 |
JPX |
|
1-282396 |
Oct 1989 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/521,730, filed May 11, 1990 now abandoned.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4638552 |
Shimbo et al. |
Jan 1987 |
|
4710794 |
Koshino et al. |
Dec 1987 |
|
4962062 |
Uchiyama et al. |
Oct 1990 |
|
4968628 |
Delgado et al. |
Nov 1990 |
|
5089431 |
Slatter et al. |
Feb 1992 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
42154 |
Feb 1986 |
JPX |
238033 |
Sep 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
521730 |
May 1990 |
|