This application is based upon and claims the benefit of priority from Japanese patent application No. 2007-1784549, filed on Jul. 13, 2007, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to a semiconductor device and a method for manufacturing the same, and more specifically, to a novel structure of a Fin-structure field effect transistor (hereafter referred to as “Fin-FET”), and a method for manufacturing the same.
2. Related Art
With the advance of the miniaturization of semiconductor elements, the impurity concentration in a channel region has been increased to prevent the punch through phenomena in transistors. However, in the case of select transistors used in a DRAM (dynamic random access memory) cell array, the increased impurity concentration causes a stronger electric field in the vicinity of the source-drain junction and, in turn, increases a junction leakage current, which causes an adverse effect of deteriorating refresh properties. A conventional planar-type MOS transistor has only one surface under the gate as a channel surface that is conductive to Ion. In order to increase Ion, the gate has to be widened, which in turn increases the layout area of the transistor. This imposes a problem of the rise in chip costs.
As a countermeasure, a technique known as RCAT (recess-channel-array transistor) in which the impurity concentration in the channel region is lowered and in which refresh properties are improved by digging down the substrate to increase in length of the gate width (Lgate) has been developed. However, this technique also has problems of reduction of an ON-current (Ion) and increase in word line capacitance due to increase in channel resistance, and the difficulty of applying the technique is anticipated when miniaturization further advances.
Therefore, in order to solve the problem of reduction of Ion and the problem of increase in word line capacitance, the development of transistors for a cell array having a Fin structure is under way. A Fin-transistor has a double gate structure, and has better gate controllability than a planar-type transistor. Also by narrowing the gate width (W) less than the twice the width of a depletion layer, the channel region can be almost completely depleted, and preferable OFF-current (Ioff) can be obtained. Therefore, the Fin-transistor is hopeful for a completely depleted transistor being excellent in sub-threshold characteristics.
In conventional Fin-transistors, there are known methods as shown in
On the other hand, although the cell transistor generally shares the contact on the bit-line sides of two cell transistors, a 1-transistor DRAM (referred to as “1TRDRAM”) is disclosed in, for example, IEEE, TRANSACTIONS ON ELECTRON DEVICES. Vol. 52, No. 10, October 2005. pp. 2220-2226. Here, an SOI substrate is used to form the 1TRDRAM.
When the cell area of the DRAM is reduced, ordinary planar-type transistors suffer from a problem that the width of transistor determinative of the current driving ability is reduced, and therefore, the current driving ability is degraded as the cell area is reduced. To solve these problems, a Fin-FET is used. In a conventional Fin-FET, either two surfaces on both sides of the semiconductor layer sandwiched between gate electrodes or three surfaces including an upper surface added to the two surfaces form a channel region, and therefore, the height of the fin should be elevated to further widen the channel, but has a limitation.
Heretofore, an expensive SOI substrate has been required to form a 1TRDRAM, and the reduction of manufacturing costs has been demanded.
Therefore, an object of the present invention is to provide a Fin-FET structure and a method for manufacturing the same in which the practical channel width can be increased without unnecessarily elevating the height of the fin.
Another object of the present invention is to realize a 1TRDRAM without using an expensive SOI substrate.
To solve such problems, the present invention provides a novel semiconductor device having a Fin-structure field effect transistor (Fin-FET).
The Fin-FET of the present invention includes a channel region surrounded by a gate electrode formed on the upper surface, both left and right sides and the bottom surface of a channel-forming semiconductor layer formed by shaping a semiconductor substrate into a fin.
The present invention also relates to a method for manufacturing a semiconductor device having a Fin-FET, including:
According to the present invention, a gate electrode is also formed under the lower surface area of fins by performing Si isotropic etching at a bottom surface of slit using an oxide film as a mask so as to make the area function as a channel region. This increases in a substantial channel width and thereby enables to form a transistor with improved Ion.
Also by stacking and disposing n channel regions (n is an integer of at least 2) surrounded by gate electrodes (BOX structure), a transistor with n-times Ion can be formed.
Furthermore, by trapping carriers such as hot carrier in the formed BOX structure, a 1-transistor DRAM using a change in threshold voltage caused by changing a practical substrate bias can be realized.
a) to 33(c) are schematic perspective views showing the structures of conventional Fin-FETs.
In Fin-FET according to the related art, the upper surface and both sides of a channel are surrounded by gate electrodes, while in the present invention, by forming a channel region whose upper surface, both side surfaces and the bottom surface is surrounded by gate electrodes. In the present invention, such a structure is obtainable by digging down a substrate silicon and further by isotropic etching below a slit portions formed on both sides of a channel semiconductor layer to provide a cavity portion to be the bottom surface of the channel region. That is, a polycrystalline silicon (hereinafter referred to as “polysilicon”) layer for a gate electrode is buried in the cavity portion and slit portions. As a result, the channel can be practically widened without unnecessarily elevating the height of the fin.
In order to manufacture such a structure, in the same manner as the conventional Fin-FET manufacturing, a substrate silicon is first etched to form a fin-shaped channel-forming semiconductor layer (hereafter referred to as “Fin”), and an element isolating insulation film is formed to isolate respective fins.
Next, two slit portions facing each other are formed in the formed Fin. Although depending on the width of the Fin, the slit portions are preferably formed in the vicinity of both sides of the Fin, specifically, in the boundary with the element isolating film that defines the Fin. The slit portions, for example, are formed by utilizing the step between the element isolating film and the upper surface of the Fin. First, a silicon nitride film is conformally formed on the step and then a silicon oxide film is laminated on the silicon nitride film. The silicon oxide film is etched back by using the silicon nitride film as an etching stopper to bury the silicon oxide film in the step. Next, a resist pattern that has an opening equivalent to the length of the slit is formed on the substrate, and the silicon nitride film is selectively patterned in the opening to form a slit opening of a width equivalent to the thickness of the silicon nitride film. Thereafter, by anisotropic etching of the silicon layer of the Fin using the element isolating film and the silicon oxide film on the silicon nitride film as masks, the slit portions can be formed. As described, the width of the slit portions can be controlled by adjusting the height of the step and the thickness of the silicon nitride film. The depth of the slit portions may be optionally determined corresponding to the distance between the slits and the shape of the slits so that the channel-forming semiconductor layer of a sufficient thickness remains on the upper portion of the cavity portion.
On the surface of exposed silicon in the slit portions thus formed, an insulation film such as a silicon oxide film is formed by thermal oxidation. Then, the insulation film of the bottom of the slit portions is removed by anisotropic dry etching or the like to expose substrate silicon on the bottom of the slit portions.
Next, the substrate silicon exposed through the slit portions is undergone isotropic etching, such as chemical dry etching (CDE) using an etchant gas to form a cavity portion under the slits. By isotropic etching from the two slit portions facing each other, two cavity portions are formed, and by continuing etching, the two cavity portions are connected. In the present invention, although the channel can be widened even if the two cavity portions are not connected, it is preferable that the two cavity portions are formed so as to be connected. The lower surface of the channel semiconductor layer formed by cavity portions that have such isotropically etched surface is longer than the upper surface, and the channel can be significantly widened.
Thereafter, the insulation film formed in the slit portions, the insulation film for the hard mask and the like are removed and then a gate insulation film is formed on the silicon layer of the exposed Fin. Subsequently, a gate electrode material, such as polysilicon, is buried in the cavity portions and slit portions by a CVD method or the like to form a film on the entire surface, and formed into a gate electrode shape. The gate electrode may be of a poly-metal structure wherein a metal film is formed on a polysilicon layer.
Finally, source and drain regions are formed in the same manner as in an ordinary MOSFET to obtain a Fin-FET according to the present invention.
Second slit portions can be formed on the bottom surface of the cavity portions formed as described above, a second cavity portion can be further formed under the second slit portions to form two stages of channel-forming semiconductor layers surrounded by gate electrodes,(channel region). The process can be further repeated to form multiple stages of channel regions. Although desired number of stages can be obtained depending on the purpose, since the height of the Fin should be elevated to increase the number of stages, it is preferable to limit the number of the stages to a minimum necessary number. It is needless to say that the number of stages naturally has a limit for various reasons, such as the coverage characteristics of the gate electrode material. However, it is not always true if such reasons are cleared in the future.
The present invention will be specifically described below referring to exemplary embodiments; however, the present invention is not limited to these exemplary embodiments, but various changes may be made without departing from the scope of the invention.
The first exemplary embodiment of the present invention will be described referring to
First, silicon oxide film 12 of a thickness of 13 nm is formed on substrate silicon 11 by thermal oxidation. Thereafter, silicon nitride film 13 is formed, and processed by conventional photolithography using a resist film (not shown) patterned into the shape of the active layer region as a mask (
Next, silicon oxide film 12 and substrate silicon 11 are etched back to a depth of 200 nm by anisotropic dry etching using processed silicon nitride film 13 as a mask to form a channel-forming semiconductor layer (Fin) 11a (
Next, silicon nitride film 13 was removed using hot phosphoric acid (
Next, the resist was removed, and substrate silicon 11 was anisotropically etched by dry etching using silicon oxide film 16 and silicon nitride film 15 as masks to form slit portions 18 as shown in
Next, silicon oxide film 19 on the bottoms of slit portions were etched by anisotropic dry etching to expose the silicon layer of Fin 11a on the bottom surfaces of the slit portions (
Specifically, resist pattern 25 was formed on cap silicon nitride film 24 using conventional lithography (
Thereafter, source and drain diffused layer is formed by a conventional process for manufacturing a MOS transistor.
The cell layout when the present invention is applied to a 6 F2 memory cell structure is shown in
The operating state of the transistor manufactured in the first exemplary embodiment is shown in
Next, a method for manufacturing a semiconductor device according to the second exemplary embodiment of the present invention will be described referring to
In the same manner as described above, silicon oxide films 57 of a thickness of 5 nm is grown in slits 56, and then silicon oxide films 57 on the bottoms of the slits are removed by anisotropic dry etching to expose substrate silicon 51 (
Thereby, a Fin-FET wherein two stages of channel regions of a BOX structure surrounded by gate polysilicon films 64 are stocked is formed.
Furthermore, repeating manufacturing processes shown in
While the invention has been particularly shown and described with reference to exemplary embodiments thereof, the invention is not limited to these embodiments. It will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the claims.
Number | Date | Country | Kind |
---|---|---|---|
2007-184549 | Jul 2007 | JP | national |