1. Field of the Invention
The present invention relates to a semiconductor device and method of manufacturing it, and more particularly to a semiconductor device and a method of manufacturing it which can form a capacitor at a desired position to make a countermeasure for power source noise, and can form a capacitor having large capacitance within a smaller area in a process technique for advanced downsizing.
2. Description of the Related Art
Generally, in a semiconductor device in which an analog circuit and a digital circuit are mixedly located, or which operated at a low voltage, the power source noise which is generated by the digital circuit in the semiconductor device is problematic.
In order to suppress such power source noise, a technique has been proposed which forms a trunk (power source) wiring on the peripheral portion of a semiconductor device in two layers to increase the capacitance given to the power source wiring. The power source noise is switching noise which occurs owing to a change in a power source current resulting from a change in the signal mainly supplied to the digital circuit. Therefore, this technique charges a supplemental capacitor when the signal does not change so that the supplemental capacitor serves as a power source voltage at the time of switching when the signal changes, thereby suppressing an abrupt change in the power source voltage to attenuate a noise level.
However, the countermeasure for suppressing power source noise in the conventional semiconductor device is problematic since it can automatically deal with only the power source wiring on the trunk (outer periphery) because of the constraints of wiring by an arranging/wiring tool in a system for assisting at the design of a semiconductor device.
Particularly, where more strict suppressing of the noise is required, a countermeasure can be proposed which separately forms a capacitor having a large capacitance using conductive films of two wiring layers on the semiconductor device and provides it to a power source wiring. However, the parallel-plate type capacitor using wiring layers, which requires a separate area therefor, is an obstacle against high integration. This is remarkable in the case of the process technique with advanced downsizing.
The present invention has been accomplished in order to solve the problems related to the conventional technique. An object of the invention is to provide a semiconductor device and a method of manufacturing it which can form a capacitor at a desired position to make a countermeasure for power source noise, and can form a capacitance having a large capacitance within a smaller area in a process technique for advanced downsizing.
Another object of the invention is to provide a semiconductor device and a method of manufacturing it which can form a capacitor having a large capacitance within a smaller area in a process technique with advanced downsizing and can form the capacitor without adding any special step in the same process as other devices such as a transistor.
In order to solve the above problems, the present invention defines a semiconductor device comprising:
Preferably the second conductive layer is made of a conductive film being filled in a through hole being located close to said first conductive layer and passing through at least a part of the insulating film; and said first and second conductive layers are connected to first and second potentials, respectively, and a capacitor, which extends in the depth direction of said through hole, is formed by using said insulating inter-layer film interposed between said first conductive layer and said second conductive layer within said through hole.
Preferably, said through hole comprises a second through hole being electrically connected to a semiconductor region or a wiring region only at either of the opened ends thereof.
Preferably, said through-hole comprises a second through-hole opened to the surface of said insulating region formed on the surface of said substrate.
Preferably, said through-hole comprises a second through-hole opened to the surface of an element separation region formed on the surface of a semiconductor substrate as said substrate.
Preferably, said first conductive layer is formed within a first through-hole being separated by a predetermined distance from said through-hole, whereby a vertical capacitor, which extends in the depth direction of said through-hole, is formed by said first and second conductive layers and said insulating film interposed between said first and second conductive layers.
Preferably, said through-hole is rectangular in cross section, and the surface of said through-hole, which is confronted with said first conductive layer, is a wider surface.
Preferably, said through-hole comprises a third through-hole opened to the surface of said substrate so as to be electrically connected with the surface of said substrate, and a second through-hole opened to the surface of an insulating region formed on the surface of said substrate, said second and third through-holes being formed in the same manufacturing step, and the area of the opening of said second through-hole is larger than that of the opening of said third through-hole.
Preferably, said through-hole surrounds said first conductive layer while being separated a predetermined distance from the side wall of said first through-hole, and a vertical capacitor, which extends in the depth direction of said through-hole, is formed between the sidewall of said first conductive layer and said second conductive layer, which are confronted with each other with said insulating film being interposed therebetween.
Preferably, said first conductive layer comprises an insulating protective layer formed on the side wall of said first conductive layer.
Preferably, said through-hole overlaps with at least a part of the upper surface of said first conductive layer, and a vertical capacitor, which extends in the depth direction of said through-hole, is formed between the sidewall of said first conductive layer and said second conductive layer, which are confronted with each other with said insulating film being interposed therebetween.
Preferably, said first conductive layer comprises insulating protective films, which are formed on at least the side wall and the upper surface of said first conductive layer.
Preferably, said through-hole is opened to an areal range from the upper surface to both side walls of said first conductive layer.
Preferably, said insulating protective layer consists of a first insulating film and a second insulating film layered on said first insulating layer, said second insulating film having a permittivity smaller than that of said first insulating film and exhibiting etching resistance to the etching conditions of said insulating film.
Preferably, said first conductive layer surrounds the outside of said second conductive layer so as to be spaced a predetermined distance from said second conductive layer filled in said through hole.
Preferably, said first conductive layer is formed in a comb shape and said through-holes are formed at the positions sandwiched between the teeth of the comb.
Preferably, said first and second conductive layers are filled in said first and second through-holes, and the upper ends thereof are connected to said first and second conductive layers, and the spatial intervals in the arrays of said first and second conductive layers are smaller than those in the arrays of said first and second through-holes.
Preferably, said first and second conductive layers are filled in said first and second through-holes, and the upper ends thereof are connected to said first and second conductive layers, and the spatial intervals in the arrays of said first and second through-holes are smaller than those in the arrays of said first and second conductive layers.
Preferably, said first and second conductive layers are filled in said first and second through-holes, and the upper ends thereof are connected to said first and second conductive layers, and the spatial intervals in the arrays of said first and second through-holes are substantially equal to those in the arrays of said first and second conductive layers.
Preferably, wherein said first conductive layer is a gate electrode wiring, and said second through-hole is a source or drain contact hole, and said second conductive layer is a source or drain wiring.
Preferably, said first conductive layer is a gate electrode wiring, and said second through-hole is formed on both sides of said gate electrode wiring on an element isolation region, while being spaced a predetermined distance therefrom.
Preferably, said first conductive layer is a gate electrode wiring, and second through-hole is formed along said gate electrode wiring so as to cover said gate electrode wiring of which the surface is covered with an insulating protective film on the element separation region, wherein a vertical capacitor is formed by said gate electrode wiring, said insulating protective film covering said gate electrode wiring, and said second conductive layer within said second through-hole.
Preferably, said insulating protective layer is a multi-layer film.
Preferably, said second through-hole and said second conductive layer filled therein form a seal ring which is formed surrounding the peripheral edge of the surface of the semiconductor chip, and said first conductive layer is an auxiliary ring formed in said first through-hole in a state that it is spaced a predetermined distance from said seal ring while being arranged parallel to said seal ring, and said seal ring and said auxiliary ring form a vertical capacitor.
Preferably, said auxiliary ring is formed so as to electrically contact with said substrate.
Preferably, said auxiliary ring is connected with anyone of power source line and signal line.
Further second invention defines a method of manufacturing a semiconductor device comprising the steps of:
Further third invention defines a method of manufacturing a semiconductor device comprising the steps of:
Preferably, the method comprises the steps of:
Preferably said electrode layer forming step comprises a step of covering said gate electrode with an insulating protective film after said gate electrode forming step.
The forth invention defines a method of manufacturing a semiconductor device comprising the steps of:
A semiconductor device defined in a first aspect is comprised of: a first conductive layer formed of a surface of a semiconductor substrate; a through hole being located close to the first conductive layer and passing through at least a part of an insulating inter-layer film; and a second conductive layer being filled in the through hole; wherein the first and second conductive layers are connected to first and second potentials, respectively, and a vertical capacitor, which extends in the depth direction of the through hole, is formed by using the insulating inter-layer film interposed between the first conductive layer and the second conductive layer within the through hole.
Namely, a supplemental capacitor is formed using the large capacitance between the wirings and that between the through-holes because of downsizing of the process technique. The inter-wiring capacitor and inter-through-hole capacitor can be arranged at any optional position within the semiconductor device so that the supplemental capacitor can be formed at a desired position. Therefore, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor can be easily formed in the vicinity of the area where switching noise is generated, thereby effectively realizing the countermeasure for power source noise. In the process technique with advanced downsizing, a capacitor having a large capacitance can be formed with a smaller area than the capacitor using the wirings. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step and in the conventional process.
In the semiconductor device and the method of manufacturing a semiconductor device, after an electrode layer and an insulating inter-layer film are formed on a semiconductor substrate, an insulating layer on the semiconductor substrate or an insulating substrate, said insulating inter-layer film is etched to form a through-hole in the vicinity of said electrode layer, and a wiring electrically connected to the through-hole is formed on said through-hole, whereby said wiring and said electrode layer are connected to a first and a second potential, respectively to form a capacitor. Preferably, an insulating protective film is formed between the electrode layer and through-hole so that they are insulated from each other. The electrode layer may be e.g. a poly-Si layer.
In the semiconductor device defined in claim 4, an electrode layer and an insulating inter-layer film are formed on a semiconductor substrate, an insulating layer on the semiconductor substrate or an insulating substrate, said insulating inter-layer film is etched to form a first and a second through-hole in the vicinity of said electrode layer so as to sandwich the electrode layer, and wirings electrically connected to the first and the second through-hole are formed on the first and the second through-hole, whereby said wiring and said electrode layer are connected to a first and a second potential to form a capacitor. Preferably, an insulating protective film is formed between the electrode layer and through-hole so that they are insulated from each other. The electrode layer may be e.g. a poly-Si layer.
In the semiconductor device defined in claim 13, using the capacitance between the electrode layer and through-hole when said though-hole is formed to cover said electrode layer, a supplemental capacitor is formed, the supplemental capacitor having a larger capacitance can be formed at a desired position within the semiconductor device.
In the semiconductor device defined in claim 15, a supplemental capacitor is formed using the capacitance between the electrode formed to surround the through-hole and through-hole, the capacitor having a larger capacitance can be formed at a desired position within a semiconductor device. The patterns of the electrode layer formed to surround the through-hole may be registered in an apparatus for assisting design. Using these patterns alone or in combination, a supplemental capacitor having desired capacitance can be formed at a desired position.
In the semiconductor device defined in claim 16, said electrode layer is formed in a comb shape and said through-holes are formed at the positions sandwiched between the teeth of the comb. A supplemental capacitor is formed using the capacitance between the electrode layer and through-hole. Therefore, the capacitor having a larger capacitance can be formed at a desired position within a semiconductor device. The patterns of the electrode layer in a comb shape and through-holes formed at the positions sandwiched between the teeth of the comb may be registered in an apparatus for assisting design. Using these patterns alone or in combination, a supplemental capacitor having desired capacitance can be formed at a desired position.
In the semiconductor device defined in claim 10, a first and a second electrode are formed on a semiconductor substrate, an insulating layer on the semiconductor substrate or an insulating substrate, and said first and said second electrode are connected to a first and a second potential to form a capacitor. Preferably, the side surface of each of the first and the second electrode or both side surface and the upper surfaces are covered with an insulating protective film for electrically insulating them from each other. The electrode layer (first and second conductive layers) may be e.g. a poly-Si layer, aluminum thin film, tungsten thin film, or metal silicide film.
In the semiconductor defined in claim 24, a seal ring is formed surrounding the peripheral edge of the surface of a semiconductor chip. An auxiliary ring is formed within a first through-hole disposed parallel to the seal ring while being spaced a predetermined distance from the seal ring. The seal ring and the auxiliary ring are connected to different potentials, respectively. As a result, a vertical capacitor is formed along the peripheral edge of the semiconductor chip and between the seal ring and the auxiliary ring. The resultant vertical capacitor has a large capacitance.
In the thus constructed invention, in the case that one of the seal ring and the auxiliary ring is used as a power source annular wiring. Therefore, extension of the wiring is lessened, freedom of layout is increased and further reduction of the chip area is realized.
Further in the case that one of the seal ring and the auxiliary ring is used as an auxiliary power source annular wiring, since the wiring is formed laterally, extension of the wiring is lessened, freedom of layout is increased and further large reduction of the chip area is realized and IR drop supression can be obtained
FIGS. 1(a) to 1(c) are views showing the portion where a capacitor of a semiconductor device according to the first embodiment of the invention is formed.
FIGS. 2(a) to 2(c) are views explaining an element structure constituting an NMOS transistor in a semiconductor integrated circuit (No. 1).
FIGS. 3(a) to 3(c) are views explaining an element structure constituting an nMOS transistor in a semiconductor integrated circuit (No. 2).
FIGS. 4(a) to 4(c) are views showing the portion where a capacitor of a semiconductor device according to the second embodiment of the invention is formed.
FIGS. 5(a) to 5(e) are views for explaining the method for manufacturing a semiconductor device according to the second embodiment (No. 1), and are sectional views after respective steps have been made.
FIGS. 6(a) to 6(c) are views for explaining the method for manufacturing a semiconductor device according to the second embodiment (No. 2) (as sectional views after respective steps have been made).
FIGS. 7(a) and 7(b) are views showing the portion where a capacitor of a semiconductor device according to the third embodiment of the invention is formed.
FIGS. 8(a) and 8(b) are views showing the portion where a capacitor of a semiconductor device according to the fourth embodiment of the invention is formed.
FIGS. 9(a) and 9(b) are views showing the portion where a capacitor of a semiconductor device according to the fifth embodiment of the invention is formed.
FIGS. 14(a) and 14(b) are views showing a variation of the semiconductor device according to the seventh embodiment of the invention an another
Referring to the drawings, a detailed explanation will be given of the modes of carrying out a semiconductor device and a method of manufacturing it according to the invention in the sequence of Embodiment 1, Embodiment 2, Embodiment 3, Embodiment 4, Embodiment 5, Embodiment 6 and Embodiment 7.
Prior to explaining the modes of carrying out a semiconductor device and a method of manufacturing it according to the invention, consideration is taken on a change in the element structure (structure in the wiring layer or polysilicon layer) due to downsizing of the process technique.
In
In
From the comparison between
From the comparison between the FIGS. 2(b) and 2(c), it can be seen that while the capacitance between the through-holes or between the through-hole and the poly-Si layer have not been considered problematic in
In this way, because of the change in the structure of the wiring layer and poly-Si layer resulted from downsizing of the process technique, the supplemental capacitors between the wirings on the same wiring layer and between the through-hole and the poly-Si layer have become have large values. The downsizing process technique has proposed several countermeasures for dealing with such supplemental capacitor. In accordance with the semiconductor device and a method of manufacturing it, using the structural portion having a large supplemental capacitance because of downsizing of the process technique, the capacitor added to a power source wiring for countermeasure against power source noise or the capacitor constituting a semiconductor integrated circuit are formed.
In
Where the structure shown in
The structure shown in
Where a capacitor is realized by the structure shown in FIGS. 1(a) and 1(b), the capacitance of the capacitor is a sum of the capacitance between the wirings and the capacitance between the through-holes. However, according to the magnitude relationship among the film thickness hm of the metallic wirings M11 and M12, height of the through-holes B11 and B12 and distance db between the through-holes B11 and B12, either one of the capacitance between the wirings and the capacitance between the through-holes is more dominant.
First, where the height hb of the through-holes is larger than the distance between the through-holes (db<hb), the capacitance between the through-holes can be effectively used. On the other hand, the distance db between the through-holes is larger than the height of through-holes (db>hb), the capacitance between the wirings is more dominant. However, this does not mean that the capacitance between the through-holes is not used.
For example, the distance db between the through-holes is preferably 50-500 nm. More preferably the distance is as near as possible. The distance dm between the metallic wirings M11 and M12 is preferably 50-500 nm. More preferably the distance is as near as possible.
Further, the insulating inter-layer film can be made of a film having a high permittivity and the insulating inter-wiring film can be made of a film having a low permittivity. Thereby the capacitance between the through-holes and the capacitance between the wirings can be equalized. Further by laminating a plurality of films having different film quality from each other, better dielectric characteristics can be obtained.
Where the height hb of the through-holes is larger than the film thickness of the metal wirings (hb>hm), the capacitance between the through-holes is greater than the capacitance between the wirings and hence can be effectively used. In the contrary case (hb<hm), the capacitance between the wirings is greater than the capacitance between the through-holes. However, this does not means that the capacitance between the through-holes is not used. In this case, by modulating a form of through-hole within a allowable pattern layout so as to make a facing area larger, the capacitance between the through-holes can be made large.
In the present process technique, thinning the insulating inter-layer film increases the wiring capacitance of the entire circuit, thereby exerting an influence on the entire circuit. Therefore, as long as there is not a problem relative to a process technique, the insulating inter-layer film is desired to be laminated thicker. Thus, in most cases, from the standpoint of structure, it is considered that db<hb and hb>hm.
This embodiment of the invention has been explained on the assumption of a MOS device. However, it is needless to say that the invention can be applied to other devices such as a bipolar device. Further, although the through-holes B11 and B12 were formed on the silicon substrate 101, they may be formed on the insulating layer such an element isolation region. Moreover, using an insulating layer in place of the silicon substrate, this embodiment of the invention can be applied to a SOI (Silicon On Insulator) structure.
The through-holes B11 and B12 generally have a fixed square shape in section as shown in
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using the large capacitance between the wirings (M11 and M12) and that between the through-holes (B11 and B12) because of downsizing of the process technique so that it can be formed at a desired position within the semiconductor device. For example, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor can be easily formed in the vicinity of the area where switching noise is generated, thereby effectively realizing the countermeasure for power source noise. In the process technique with advanced downsizing, a capacitance having large capacitance can be formed with a smaller area than the conventional parallel-plate type capacitor between the wiring layers. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step.
In
In this embodiment, the silicon substrate 401 and the poly-Si layer within the through holes B41 and B42 are not electrically contacted. The wiring M42 is connected with the wiring P41 formed on the silicon substrate 401 by through hole B43. Further the through-holes B41, B42 and B43 are filled with the polysilicon (poly-Si) layer made of the same material as the wiring P41.
Where the structure shown in
In
Contrary that, in
In
In
The through-holes B41 and B42 generally have a fixed square shape in section as shown in
Referring to
First,
As shown in
Then, as shown in
Subsequently, as shown in
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental lateral typed capacitor is formed using large capacitance between the poly-Si layer and the through-hole because of downsizing of the process technique so that it can be formed at a desired position within the semiconductor device. For example, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor can be easily formed in the vicinity of the area where switching noise is generated, thereby effectively realizing the countermeasure for power source noise. In the process technique with advanced downsizing, a capacitance having large capacitance can be formed with a smaller area than the conventional parallel-plate type capacitor between the wiring layers. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step.
This embodiment of the invention has been explained on the assumption of a MOS device. However, it is needless to say that the invention can be applied to other devices such as a bipolar device.
In
Where the structure shown in
The structure having the structure as shown in
The through-hole generally has a fixed square shape in section like the through-hole B72. However, where a supplemental capacitor is formed, since through-holes are formed on a semiconductor substrate, an insulating layer thereon or an insulating substrate, the problem such as fluctuation of etching does not occur. Therefore, the rule of the fixed shape of the through-hole may be disregarded so that the through-hole has a rectangular shape like the through-hole B71.
This embodiment of the invention has been explained on the assumption of a MOS device. However, it is needless to say that the invention can be applied to other devices such as a bipolar device. Further, in
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using the capacitance between the poly-Si layer and through-hole when the through-hole B71 has been formed to cover the poly-Si layer P71 so that a capacitor having a large capacitance can be formed at a desired position within the semiconductor device. For example, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor having large capacitance can be easily formed in the vicinity of the area where switching noise is generated, thereby effectively realizing the countermeasure for power source noise. In the process technique with advanced downsizing, a capacitance having larger capacitance can be formed. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step.
In
Where the structure shown in
This embodiment of the invention has been explained on the assumption of a MOS device. However, it is needless to say that the invention can be applied to other devices such as a bipolar device. Further, in
In
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using the capacitance between the poly-Si layer and through-hole when the poly-Si layer B81 is formed to surround the poly-Si layer P81. Therefore, the capacitor having a large capacitance can be formed at a desired position within the semiconductor device. Further, the effects of effectively realizing the countermeasure for power source noise and capability of forming a capacitor in the same process as the other device are the same as in the other embodiments.
Moreover, in this embodiment, the various patterns of poly-Si layer formed along the respective sides of an octagon and a square and open-sided shape may be registered as a single cell in a library of arranging/wiring tool (apparatus for assisting design of a semiconductor IC). Using these patterns alone or in combination, a supplemental capacitor having desired capacitance can be formed at a desired position. This can be applied to a semiconductor device with more regular arranging/wiring such as a gate array.
In
Where the structure shown in
In
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using the capacitance between the poly-Si layer and through-hole when the poly-Si layer is formed in a comb shape and through-holes are formed at the positions sandwiched between the teeth of the comb. Therefore, the capacitor having large capacitance can be formed at a desired position within the semiconductor device. Further, the effects of effectively realizing the countermeasure for power source noise and capability of forming a capacitor in the same process as the other device are the same as in the other embodiments.
In
In
Where the structure shown in
Further, in
It is assumed that the dielectric constant in vacuum is ε0, that of the insulating inter-layer film 1013 is εA, that of the insulating protective film 1012 is εB, that of the element isolation region is EC, distance between the poly-Si layers is d, height of the poly-Si layer is h, length of the parallel plates of the poly-Si layer, width of each poly-Si layer is w, film thickness of the insulating inter-layer film 1013 above the poly-Si layers is ht1, film thickness of the insulating protective film 1012 above the poly-Si layers is ht2, and film thickness of the element isolation region 1005 is hu. Then, the parasitic capacitance CP102 generated in the poly-Si layer P102 can be expressed by
Now, it is assumed that the fringe capacitance which is generated on the periphery of the poly-Si layer P102 at issue is contained in the capacitance fo the left and right and upper and lower parallel plates and the underlying well the element isolation region 1005 is located at a different potential from that at the poly-Si layer P102.
The structure as shown in
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using large capacitance between the poly-Si layers because of downsizing of the process technique so that it can be formed at a desired position within the semiconductor device. For example, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor can be easily formed in the vicinity of the area where switching noise in generated, thereby effectively realizing the countermeasure for power source noise. In the process technique with advanced downsizing, a capacitor having large capacitance can be formed with a smaller area than the conventional parallel-plate type capacitor between the wiring layers. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step.
Before proceeding with description of the present embodiment, a conventional semiconductor will be described for the comparison purpose.
As seen from the comparison of
Capacitance of the capacitor may be increased by using an insulating film of high permittivity for only the seal ring forming portion. The auxiliary ring S1212 comes in contact with an n-well region 1202 formed in the surface region of the p-type silicon substrate, through an n-type impurity diffusion region 1207.
The seal ring and auxiliary ring are almost entirely formed around the peripheral edge of the element region of the semiconductor chip. Therefore, if it is used as a power source line, a length of the power source line wired in the element region is reduced. As a result, an IR drop is lessened. The auxiliary ring S1212 is connected to the Vss wiring, but it is disconnected in the connection region of the outside seal ring, and the auxiliary ring S1212 is uniform in same potential over its entire length in the upper or lower layer wiring.
In a manufacturing stage, it suffices that in the seal ring forming process, the through-holes are formed to have a double structure. If so structured, the seal ring and the auxiliary ring are simultaneously formed not using any additional step.
Thus, in the embodiment, a vertical capacitor of large supplemental capacitance is formed around the chip peripheral edge and between the rings in a manner that the seal ring is double structured, and those resultant rings are connected to different potentials.
In the embodiment, in forming the multi-layered wiring, the seal ring and the auxiliary ring are formed as through-holes every layer and connected to the substrate potential. It is readily understood that those rings may be formed as through-holes passing through 2 or 3 layers.
The auxiliary ring may be formed in the lower layer region of the bonding pad. In this case, noise is reduced and the IR drop is lessened without increasing the occupying area. In the structure of the present invention, the seal ring and the auxiliary ring serve as power source annular wirings. Extension of the wiring is reduced. Accordingly, further reduction of the chip area is possible. The auxiliary ring is in contact with the n-well region 1202. Therefore, the potential of the n-well is stably fixed to a desired one.
In the embodiment, the auxiliary ring is in contact with the n-well region 1202. The invention will effectively operate in cases as shown in FIGS. 14A and 14B: it is not opened in the substrate or it is opened in the element region.
While the seal ring is double structured in the embodiment, it may be triple structure or structures of a more number of layers. Further, those different potentials may be three or larger in number. It essential to make the potentials of the adjacent rings different. If required, two different potentials may alternately be arranged.
As wiring material, it is not limited by the above embodiments, and a refractive metal film such as tungsten, and another conductive thin film such as silicide file and Au film are applicable. Further as an insulating film, another insulating film can be used in accordance with permissivity etching characteristics and insulation characteristics.
As described above, in the semiconductor device and a method of manufacturing it according to this embodiment of the invention, a supplemental capacitor is formed using large capacitance between wirings, between through-holes, between an electrode layer and though-hole, or between the electrode layers because of downsizing of the process technique so that it can be formed at a desired position within the semiconductor device. For example, in the semiconductor device in which an analog circuit and a digital circuit are mixedly formed or the semiconductor device operating at a low voltage, the supplemental capacitor can be easily formed in the vicinity of the area where switching noise is generated, thereby effectively realizing the countermeasure for power source noise.
In the process technique with advanced downsizing, a capacitor having large capacitance can be formed with a smaller area than the capacitor between the wiring layers. In addition, the capacitor can be formed in the same process as the other device such as a transistor without adding any special step.
Number | Date | Country | Kind |
---|---|---|---|
11-200845 | Jul 1999 | JP | national |
This application is a division of U.S. application Ser. No. 10/722,758 filed Nov. 26, 2003, which is a continuation of U.S. application Ser. No. 09/616,086 filed Jul. 14, 2000, now abandoned.
Number | Date | Country | |
---|---|---|---|
Parent | 10722758 | Nov 2003 | US |
Child | 11220058 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09616086 | Jul 2000 | US |
Child | 10722758 | Nov 2003 | US |