1. Field of the Invention
The present invention relates to a semiconductor device and its design method, and more particularly to a semiconductor device and its design method that use planarization process based on a chemical mechanical polishing (CMP).
2. Description of Related Art
In the development of semiconductor devices, lithographic optical systems including light sources have recently been advanced and improved in resolution. Such improvements result in more severe specifications on the depth of focus. Meanwhile, miniaturization technology and multilayer wiring technology have been introduced to form complicated projections and depressions (steps) on the surface of a semiconductor device. Such steps make it difficult to process a fine pattern to desired dimensions. CMP techniques have been introduced to solve the problem. CMP is a polishing technology that can simultaneously resolve local steps and global steps formed on the surface of a semiconductor device. CMP can planarize the surface of a semiconductor device so as to meet the specifications on the depth of focus and process a fine pattern with high accuracy. However, CMP has a polishing characteristic extremely sensitive to the pattern density on the surface to be polished. At locations where differences in pattern density are high, CMP causes “dishing and erosion” which deteriorate flatness. There is thus a problem that the specifications on the depth of focus fail to be met.
Patterns for resolving differences in pattern density (hereinafter, referred to as “dummy patterns”) may be arranged aside from electrically contributing patterns (hereinafter, referred to as “wiring patterns”) (see Japanese Patent Application Laid-Open No. 2006-39587. The provision of dummy patterns suppresses problems such as dishing and erosion that occur when CMP is applied.
To suppress dishing and erosion effectively, dummy patterns are desirably arranged with margins of a minimum reference value that is greater than or equal to that between a wiring pattern and a dummy pattern, defined by design rules or the like, and does not produce excessive margins.
According to the conventional technology, regions where dummy patterns can be arranged are extracted, and dummy patterns are arranged in the extracted regions as a point of origin at the lower left or at the center. Consequently, dummy patterns are not always arranged with a minimum reference value especially in most important regions near wiring patterns etc.
It is a main object of the present invention to arrange dummy patterns with respect to wiring patterns so that dummy patterns are arranged with margins close to a minimum reference value.
In one embodiment, there is provided a semiconductor device that includes a wiring pattern formed on a wiring region; a dummy pattern formed on a dummy region; and a margin region being free from the wiring pattern and the dummy pattern, the margin region having a substantially constant width between the wiring region and the dummy region.
In another embodiment, there is provided a semiconductor device that includes: a wiring pattern to transfer a signal or to be supplied with a specific voltage and including a first edge and a second edge intersect with the first edge; a plurality of first patterns provided along to the first edge and aligned in a first straight line; a plurality of second patterns provided along to the second edge and aligned in a second straight line; and a third pattern of a regular tetragon formed on an intersection of the first and second straight lines.
In another embodiment, there is provided a design method of a semiconductor device, the method comprising: defining a wiring region on which a wiring pattern is to be formed; defining a margin region around the wiring region; defining a dummy region around the margin region; and arranging a plurality of dummy patterns on the dummy region along an extending direction of the dummy region.
According to the present invention, by allocating a dummy pattern with minimum margin, dishing and erosion is easily suppressed. It makes easier to meet the needs of stable planarization, layout density growth and the severe specification on the depth of focus.
The above and other features and advantages of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
Preferred embodiments of the present invention will be explained below in detail with reference to the accompanying drawings.
Regions where the wiring patterns 102 are formed will be referred to as “wiring regions.” Regions where no wiring pattern 102 is formed will be referred to as “non-wiring regions.” For stable CMP planarization, the non-wiring regions are provided with metal wiring called dummy patterns. The provision of dummy patterns makes the wiring distribution in the directions of the xy plane uniform. Dummy patterns are desirably arranged with constant margins (constant spaces) and in a uniform pattern. The present embodiment proposes a method for arranging dummy patterns in a non-wiring region. The dummy patterns may be electrically in a floating state.
Before actual manufacturing of the semiconductor device 100, the layout of the wiring patterns 102 and dummy patterns on the semiconductor substrate 104 is designed by using design software (semiconductor device design support program). In the present embodiment, the layout of dummy patterns is determined according to a predetermined algorithm with respect to the wiring patterns 102. Referring to
Next, the areas of the dummy patterns other than the dummy patterns 106a and 106b are calculated. Large-area figures that do not meet an area criterion defined by design rules or the like are subjected to division processing until the area criterion is met. Small-area figures that do not meet the area criterion are subjected to widening processing. In the widening processing, the figures to be widened and the dummy region 110 can be ORed to control the widening in the directions of the x-axis and the y-axis. Consequently, a plurality of types of square and rectangular dummy patterns 106 are arranged so as to surround the wiring pattern 102 (
When actually manufacturing the semiconductor device 100, wiring patterns 102 and dummy patterns 106 are formed by the same process. Wiring patterns 102 and dummy patterns 106 are often made of the same material.
If margin regions 108 overlap instead of dummy regions 110, the overlapping portions of the margin regions 108 may be connected.
Margin regions 108c and 108d are set around the wiring patterns 102c and 102d. Dummy regions 110c and 110d are further set around the margin regions 108c and 108d. In the partial region P3, the dummy regions 110c and 110d do not overlap. There is a narrow margin 114 between the dummy regions 110c and 110d. The part of the partial region P3 where the dummy regions 110c and 110d adjoin each other across the margin 114 of smaller than or equal to a predetermined threshold will be referred to as a “proximity region 116.” The threshold may be an arbitrary value. For example, the threshold may be set to a resolution limit value.
The dummy region 110c intended for the wiring pattern 102a and the dummy region 110d intended for the wiring pattern 102b are connected to each other in the proximity region 116. In other words, the proximity region 116 is a dummy region shared by the dummy regions 110c and 110d.
If margin regions 108 lie close to each other instead of dummy regions 110, the adjoining portions of the margin regions 108 may be connected.
Initially, margin regions 108 are set around all the wiring patterns 102 (S12). If there is no space left to set a dummy region 110 around any margin region 108 (N in S14), the processing ends. If there is a space left (Y in S14), a dummy region(s) 110 is set around the margin region 108 (S16).
If dummy regions 110 overlap at least in part (Y in S18), the dummy regions 110 are connected as described in conjunction with
If a margin 114 between adjoining dummy regions 110 is smaller than or equal to a predetermined threshold, i.e., if there is any proximity region 116 (Y in S22), the dummy regions 110 are connected as described in conjunction with
Dummy patterns 106 are set for the dummy regions 110 set thus (S26). If there is still a space left to set a margin region 108 for any dummy region 110 (Y in S28), the processing returns to S12 to set margin regions 108 again. If there is no space left (N in S28), the processing ends. Margin regions 108 and dummy regions 110 are alternately set with respect to the wiring patterns 102 (wiring regions) until the non-wiring regions are completely filled up.
A method of layout of dummy patterns 106 has been described so far based on the embodiment. According to the present embodiment, dummy patterns 106 can be easily arranged in a uniform pattern at high density in non-wiring regions. Overlapping portions and adjoining portions of dummy regions 110 can be appropriately connected to facilitate adaptation to various wiring patterns 102. In particular, adjoining portions of dummy regions 110 can be connected to prevent margin regions 108 from becoming excessively narrow. In addition, all the dummy patterns 106 can be formed in rectangular or square shapes in the x and y directions. The absence of a need for oblique or specially-shaped dummy patterns 106 has the advantage of high manufacturability.
The present invention has been described so far in conjunction with an embodiment thereof. Such an embodiment has been given by way of illustration. It will be understood by those skilled in the art that various modifications and alterations may be made within the scope of claims of the present invention, and such modifications and alterations are also embraced within the scope of claims of the present invention. The description of the specification and the drawings are therefore to be considered exemplary, not restrictive.
In addition, while not specifically claimed in the claim section, the applicant reserves the right to include in the claim section of the application at any appropriate time the following design methods:
A1. A design method of a semiconductor device, the method comprising:
defining a wiring region on which a wiring pattern is to be formed;
defining a margin region around the wiring region;
defining a dummy region around the margin region; and
arranging a plurality of dummy patterns on the dummy region along an extending direction of the dummy region.
A2. The design method of the semiconductor device as described in A2, wherein the margin region has a substantially constant width between the wiring region and the dummy region.
A3. The design method of the semiconductor device as described in A1, further comprising connecting, when a first dummy region provided corresponding to a first wiring pattern and a second dummy region provided corresponding to a second wiring pattern overlap each other, overlapping portions of the first and second dummy regions into a shared dummy region.
A4. The design method of the semiconductor device as described in A1, further comprising connecting, when a first dummy region provided corresponding to a first wiring pattern and a second dummy region provided corresponding to a second wiring pattern adjoin each other with a space smaller than or equal to a threshold therebetween, adjoining portions of the first and second dummy regions into a shared dummy region including the space.
Number | Date | Country | Kind |
---|---|---|---|
2011-122292 | May 2011 | JP | national |