Gated semiconductor devices such as metal oxide semiconductor field-effect transistors (MOSFETs) are commonly formed in active isolated regions of an IC chip. In MOSFETs, dopant implanted source and drain regions (S/D) are formed in a silicon substrate with corresponding S/D terminals. MOSFETs further include gate structures each of which include a polysilicon material and is electrically isolated from the substrate by a suitable dielectric gate insulator or oxide layer such as silicon dioxide. When a sufficiently high gate voltage is applied, an undoped layer or channel beneath the gate structure forms at the interface between the gate oxide layer and the substrate. The conductive channel extends between the source and the drain, whereby current flows through the channel when a voltage is applied between the source and drain.
The source and drain regions can be formed in the silicon substrate by dopant ion implantation with P-type or N-type impurities as is well known in the art to form n-type field-effect-transistor (NFET) or PFET, respectively. In the case of NFET, the phosphorus concentration in the NFET can lower series resistance of NFET.
However, conventional NFET devices and methods of fabricating NFET devices have not been entirely satisfactory in all respects.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact.
Terms used herein are only used to describe the specific embodiments, which are not used to limit the claims appended herewith. For example, unless limited otherwise, the term “one” or “the” of the single form may also represent the plural form. The terms such as “first” and “second” are used for describing various devices, areas and layers, etc., though such terms are only used for distinguishing one device, one area or one layer from another device, another area or another layer. Therefore, the first area can also be referred to as the second area without departing from the spirit of the claimed subject matter, and the others are deduced by analogy. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
In a typical process for fabricating an n-type field-effect-transistor (NFET) structure, a silicon substrate including a source/drain portion and a channel region is provided. The source/drain portion includes at least one n-type dopant containing portion. The source/drain portion may be in-situ doped with a high concentration of n-type impurities such as phosphorus (P), arsenic (As) or antimony (Sb) ions, for decreasing series resistance of NFET structure. A gate structure is interposed between two of the source/drain portion and on the channel region. Upper surfaces of the source/drain portion are exposed or covered with a cap layer that includes pure silicon or lightly doped silicon (e.g., lightly phosphorous-doped silicon or called lightly doped SiP). However, after thermal and cleaning processes, the concentration of the n-type impurities of the source/drain portion are drastically degraded and even segregated to a top surface of the silicon substrate after routine thermal and cleaning processes. Such NFET structure is unlikely to show a desired series resistance due to insufficient concentrations of the n-type impurities of the source/drain portion.
Embodiments of the present disclosure are directed to a semiconductor device and a method of fabricating the semiconductor device. The semiconductor device includes the n-type field-effect-transistor (NFET) structure. The semiconductor device includes a silicon substrate, a source/drain portion and a cap layer. The source/drain portion is disposed within the semiconductor substrate, and the source/drain portion includes at least one n-type dopant-containing portion. The silicon substrate optionally includes a channel region disposed within the semiconductor substrate, and the channel region can extend to the source/drain portion. The semiconductor device optionally includes a gate structure disposed above the channel region and interposed between two of the doped regions. The cap layer overlies and covers the source/drain portion, and the cap layer includes silicon carbide (SiC) or silicon germanium (SiGe). As a result, the cap layer can protect the source/drain portion and prevent n-type impurities in the at least one n-type dopant-containing portion of the source/drain portion from segregating to the top surface of the silicon substrate after subsequent thermal and cleaning processes.
Referring to
The source/drain portion 111 may include an n-type dopant-containing portion 113 that may be doped with an n-type dopant, such as phosphorus (P), arsenic (As) or antimony (Sb) ions, and/or combinations thereof. In various embodiments, the n-type dopant-containing portion 113 of the source/drain portions 111 may be a highly doped with an n-type dopant.
In certain examples, the n-type dopant-containing portion 113 may have a phosphorus concentration in a range from approximately 3.0E21 atoms per cm3 to approximately 3.8E21 atoms per cm3. In certain embodiments, as shown in
As shown in
As shown in
In certain embodiments, when the cap layer 117 includes SiGe, the cap layer 117 has a relatively low germanium concentration of 1% by weight to 2% by weight although it may be any concentration ranges depending on design requirements in other embodiments. In certain embodiments, the cap layer 117 has a thickness substantially in a range from 2 nm to 10 nm, from 2 nm to 7 nm, or from 2 nm to 5 nm. As a result, the cap layer 117 can protect the source/drain portion 111, and can prevent phosphorus ions in the source/drain portions 111 from segregating to the top surface 102 of the silicon substrate 101 after subsequent thermal and cleaning processes.
Referring to
The source/drain portion 211 may also include an n-type dopant-containing portion that may be doped with an n-type dopant, such as phosphorus (P), arsenic (As) or antimony (Sb) ions; and/or combinations thereof. In various embodiments, the n-type dopant-containing portion of the source/drain portions 211 may include a highly doped region 213 and a lowly doped region 215 disposed beneath and adjoining the highly doped region 213, and the dopant concentration is diminished progressively from the highly doped region 213 to the lowly doped region 215.
In certain examples, when the n-type dopant is phosphorus (P) ion, the highly doped regions 213 may have a phosphorus concentration in a range from approximately 3.0E21 atoms per cm3 to approximately 3.8E21 atoms per cm3, and the lowly doped regions 213 may have a phosphorus concentration in a range from 2.1E21 atoms per cm3 to 3.0E21 atoms per cm3. In certain embodiments, as shown in
In various embodiments, as shown in
As shown in
In certain embodiments, when the cap layer 217 includes SiGe, the cap layer 217 has a relatively low germanium concentration of 1% by weight to 2% by weight although it may be any concentration ranges depending on design requirements in other embodiments. In certain embodiments, the cap layer 217 has a thickness substantially in a range from 2 nm to 10 nm, from 2 nm to 7 nm, or from 2 nm to 5 nm. As a result, the cap layer 217 may protect the source/drain portion 211 and another source/drain portion (not shown), and prevent phosphorus ions in the source/drain portions from segregating to the top surface 202 of the silicon substrate 201 after subsequent thermal and cleaning processes.
Referring to
In some embodiments, as shown in
In various embodiments, the NFET structure 303 includes a gate structure 331 disposed on a channel region 319 defined in the silicon substrate 301. The gate structure 331 includes a doped polysilicon layer 335. In various embodiments, before a first in-situ doped epitaxial growth process for forming at least one source/drain portion within the silicon substrate 301 is performed, a hard mask 333 is formed over the polysilicon layer 335, and a gate dielectric layer 334 is formed between the hard mask 333 and the polysilicon layer 335. The doped polysilicon layer 335 may include nitrogen-doped-polysilicon, and the gate dielectric layer 334 may include an oxide, such as silicon dioxide. Furthermore, a gate oxide layer 336 may be disposed between the polysilicon layer 335 and the channel region 319, and the gate oxide layer 336 may include an oxide, such as silicon dioxide. In addition, in various embodiments, before the first in-situ doped epitaxial growth process is performed, spacers 337 may be disposed at two opposite sides of the gate structure 331, and photoresist layers 339 may be disposed at the spacers 337, such that the gate structure 331 may be protected by the spacers 337, the photoresist layers 339 and the hard mask 333 from being doped during the subsequent in-situ doped epitaxial growth processes, as shown in
In various embodiments, the semiconductor device 300 further includes the p-type field-effect-transistor (PFET) structure 305. The PFET structure 305 includes a silicon substrate 301. In various embodiments, the PFET structure 305 also includes a gate structure 341 disposed on the semiconductor substrate 301. In various embodiments, the gate structure 341 includes a doped polysilicon layer 345, a hard mask 343 over the polysilicon layer 345, and a gate dielectric layer 344 is disposed between the hard mask 343 and the polysilicon layer 345. Furthermore, a gate oxide layer 346 can be disposed between the polysilicon layer 345 and the semiconductor substrate 301. Except from the doped polysilicon layer 345, the hard mask 343, the gate dielectric layer 344 and the gate oxide layer 346 of the PFET structure 305 are the same as or similar to the hard mask 333, the gate dielectric layer 334 and the gate oxide layer 336 of the NFET structure 303, respectively, rather than being recited in detail.
In certain embodiments, before the first in-situ doped epitaxial growth process and a following second in-situ doped epitaxial growth process of the NFET structure 303, two sides of the gate structure 331 of the NFET structure 303 may be protected by a spacer layer 337 and a photoresist layer 339, and the whole PFET structure 305 may be protected by a spacer layer 347 and a photoresist layer 349, as shown in
In various embodiments, the source/drain portions 311 and 321 can be formed by, for example, the first in-situ doped epitaxial growth process in which phosphorus ions in a single process chamber (not shown) are implanted along the directions 350, while other regions are protected by a photoresist layer 339, as shown in
The source/drain portions 311 and 321 may be doped with an n-type dopant, such as phosphorus (P), arsenic (As) or antimony (Sb) ions, and/or combinations thereof. In one example, the source/drain portions 311 and 321 can be doped with phosphorus (P) ion. In various embodiments, the source/drain portions 311 and 321 may include at least one n-type dopant-containing portion (not shown), and the at least one n-type dopant-containing portion (not shown) substantially includes a highly doped region 313 and 323, as well as a lowly doped regions 315 and 325. In various embodiments, each of the source/drain portions includes a highly doped region and a lowly doped region disposed beneath and adjoining the highly doped region. For example, the source/drain portion 311 includes at least one n-type dopant-containing portion (not shown), and the at least one n-type dopant-containing portion includes a highly doped region 313 and a lowly doped region 315 disposed beneath and adjoining the highly doped region 313. Similarly, the source/drain portion 321 also includes at least one n-type dopant-containing portion (not shown), and the at least one n-type dopant-containing portion also includes a highly doped region 323 and a lowly doped region 325 disposed beneath and adjoining the highly doped region 323.
In various embodiments, the NFET structure 303 further includes a channel region 319 and two source/drain portions, for example, a source/drain portion 311 and a source/drain portion 321, disposed on the semiconductor substrate 301. The channel region 319 extends to and separates the two source/drain portions 311 and 321. In various embodiments, the source/drain portions 311 and 321 include a source and a drain respectively. In one example, the source/drain portion 311 is the source and the source/drain portion 321 is the drain. Alternatively, in another example, the source/drain portion 311 can be the drain and the source/drain portion 321 can be the source.
Referring to
It should be mentioned that, when the cap layer includes SiGe, the cap layer 317 and the cap layer 327 has a relatively low germanium concentration of 1% by weight to 2% by weight although it can be any concentration ranges depending on design requirements in other embodiments. In certain embodiments, the cap layer 317 and the cap layer 327 have a thickness substantially in a range from 2 nm to 10 nm, from 2 nm to 7 nm, or from 2 nm to 5 nm. As a result, the cap layer 317 and the cap layer 327 can protect the source/drain portions 311 and 321, and can prevent phosphorus ions in the source/drain portions from segregating to the top surface 302 of the silicon substrate 301 after sequent thermal and cleaning processes.
If the cap layer 317 and the cap layer 327 have a thickness of more than 10 nm, adverse affects are likely to be caused the subsequent etching processes. If the cap layer 317 and the cap layer 227 have a thickness of less than 2 nm, sufficient protection to the underlying source/drain portions 311 and 321 fails to be provided, and thus the source/drain portions 311 and 321 are likely to be oxidized and induce high contact resistance, and the phosphorus concentration of the source/drain portions 311 and 321 would also be drastically degraded and even segregated to a top surface 302 of the silicon substrate 301 after subsequent thermal and cleaning processes.
In various embodiments, the cap layer 317 and the cap layer 327 can be formed of SiC or SiGe, which can be formed using the Si source gas containing SiH4 or Si2H6, the Ge source gas containing GeH4 and the Cl-based etch gas containing one of Cl, HCl, SiCl4, SiHCl3, SiH2Cl2, and a combination thereof. At this time, the cap layer 317 and the cap layer 327 can be formed to contain a relatively low Ge concentration, which can be achieved by adjusting the inflow of the Si source gas and the Ge source gas. The cap layer 317 and the cap layer 327 may be formed in a process following the first in-situ doped epitaxial growth process. In this case, the source/drain portion 311, the source/drain portion 321, the cap layer 317 and the cap layer 327 may be also formed in continuous processes. That is, the cap layer 317 and the cap layer 327 may be formed as adjusting the inflow of the Ge source gas in the second in-situ doped epitaxial growth process after the first in-situ doped epitaxial growth process in the same single process chamber.
Referring to
Referring to
According to the results shown by the curve 405 (before the micro-second annealing process) and the curve 407 (after the micro-second annealing process) in
However, according to the result of the curves 401 and 403 in
Referring to
At operation 503, at least one source/drain portions 311 and 321 are defined within the silicon substrate 301, as shown in
At operation 505, at least one n-type dopant-containing portion can be formed in each of the at least one source/drain portion. In various embodiments, the operation 503 of forming the at least one n-type dopant-containing portions performed by a first in-situ doped epitaxial growth process in a process chamber, so as to form at least one n-type dopant-containing portion (not shown). In some embodiments, the at least one n-type dopant-containing portion (not shown) can be formed to include lowly doped regions 315 and 325 and highly doped regions 313 and 323, and the highly doped regions 313 and 323 can be disposed above and adjoining lowly doped regions 315 and 325 of the source/drain portions 311 and 321.
In various embodiments, the highly doped regions 313 and 323 of the source/drain portions 311 and 321 can have a phosphorus concentration substantially in a range from 3.0E21 atoms per cm3 to 3.8E21 atoms per cm3, and the lowly doped regions 315 and 325 of the source/drain portions 321 and 325 can have a phosphorus concentration substantially in a range from 2.1E21 atoms per cm3 to 3.0E21 atoms per cm3. In some embodiments, the lowly doped regions 315 and 325 of the source/drain portions 321 and 325 can be disposed beneath and adjoining the highly doped regions 313 and 323 of the source/drain portions 311 and 321.
In various embodiments, a gate structure 331 can be formed above the channel region 319 of the silicon substrate 301, as shown in
At operation 507, cap layers 317 and 327 including SiC or SiGe can be formed directly on upper surfaces 312 and 322 of each of the two source/drain portions 311 and 321 through a second in-situ doped epitaxial growth process in the process chamber (not shown), thereby forming the cap layers 317 and 327 with a desired ultra-thin thickness on the upper surface 312 of the source/drain portion 311 and the upper surface 322 of the source/drain portion 321, as shown in
Subsequently, the photoresist layer 339 on the NFET structure 303 and the photoresist layer 349 on the PFET structure 305 can be optionally removed for proceeding other processes, for example, forming other components, sequent thermal and cleaning processes and so on.
In accordance with an embodiment, the present disclosure discloses a semiconductor device. The semiconductor device includes a silicon substrate, a source/drain portions and a cap layer. The source/drain portion can be disposed within the silicon substrate, in which the source/drain portion includes at least one n-type dopant-containing portion. The cap layer can overlay and cover the source/drain portion, and the cap layer can include silicon carbide (SiC) or silicon germanium (SiGe).
In accordance with another embodiment, the present disclosure discloses a semiconductor device. The semiconductor device includes a silicon substrate, a gate structure and a cap layer. The silicon substrate includes two source/drain portion within the silicon substrate. Each of the source/drain portion includes at least one n-type dopant-containing portion, and the at least one n-type dopant-containing portion includes a highly doped region and a lowly doped region disposed beneath and adjoining the doped region. The gate structure is interposed between the source/drain portions. The cap layer can overly and cover the source/drain portion, and it may include SiC or SiGe.
In accordance with yet another embodiment, the present disclosure discloses a method of fabricating a semiconductor device. In this method, a silicon substrate is provided. Next, the silicon substrate is defined to include at least one source/drain portion within the silicon substrate. And then, each of the at least one source/drain portion is subjected to a first in-situ doped epitaxial growth process, so as to form at least one n-type dopant-containing portion in each of the at least one source/drain portion, and the first in-situ doped epitaxial growth process forms a lowly doped region and a highly doped region disposed above and adjoining the lowly doped region. Following, the at least one n-type dopant-containing portion is subjected to a second in-situ doped epitaxial growth process, so as to form a cap layer overlying and covering each of the at least one source/drain portion, in which the cap layer includes silicon carbide (SiC) or silicon germanium (SiGe), and an upper surface of each of the source/drain portions is located above or aligned with a top surface of the silicon substrate.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Name | Date | Kind |
---|---|---|---|
5817562 | Chang | Oct 1998 | A |
20060267106 | Chao | Nov 2006 | A1 |
20090108290 | Yu | Apr 2009 | A1 |
20140048886 | Chuang | Feb 2014 | A1 |
20150076560 | Wasyluk | Mar 2015 | A1 |
20150179796 | Sung | Jun 2015 | A1 |
20160020209 | Anderson | Jan 2016 | A1 |
20160093740 | Harley | Mar 2016 | A1 |
Entry |
---|
K. Varahramyan, et al., “A Model for Specific Contact resistance Applicable for Titanium Silicide-Silicon Contacts” Solid-State Electronics vol. 39, No. 11, pp. 1601-1607, 1996. |
Number | Date | Country | |
---|---|---|---|
20170194495 A1 | Jul 2017 | US |