Claims
- 1. A semiconductor device having protected edges and comprising a semiconductor substrate of a first conductivity type having an impurity concentration and having a pair of opposite main faces, said substrate having an electrically insulating film on one of said pair of opposite faces, said film including a plurality of apertures arranged in a predetermined pattern thereon; an epitaxially grown semiconductor layer with a low impurity concentration with respect to said substrate disposed on said electrically insulating film including said apertures so as to form a single crystalline grown layer portion within each of said apertures and polycrystalline grown layer portions on portions of said electrically insulating film including no apertures, said epitaxially grown semiconductor layer being doped with a second conductivity type imparting impurity so as to form an external base region of said second conductivity type in each of said polycrystalline grown layer portions so as to abut said electrically insulating film and so as to form an internal base region of said second conductivity type in each of said single crystalline grown portions which are respectively electrically connected to adjacent ones of said external base regions and so as to form a PN junction therebetween, wherein said internal base regions and said external base regions are formed such that an emitter region of said first conductivity type is formed on each of said internal base regions so as to be shallower than its associated internal base region and wherein a base electrode and an emitter electrode and a collector electrode are formed in ohmic contact with each of said external base regions, each of said emitter regions and the other face of the pair of main faces of said semiconductor substrate respectively, and wherein said insulating film is formed so as to cover the edges of one of said internal base regions and said external base regions and wherein said polycrystalline regions of said epitaxially grown layer are formed so as to be shallower than said single crystalline grown layer portions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-37472 |
Mar 1979 |
JPX |
|
Parent Case Info
This application is a continuation of now abandoned application Ser. No. 688,838, filed Jan. 4, 1985, which in turn is a divisional application of allowed application Ser. No. 404,051, filed Aug. 2, 1982, now U.S. Pat. No. 4,499,657, which is in turn a continuation of now abandoned application Ser. No. 125,866, filed Feb. 29, 1980.
US Referenced Citations (7)
Non-Patent Literature Citations (3)
Entry |
Jambotkar et al, "Fabrication of Power Transistors," IBM Technical Disclosure Bulletin, vol. 20, No. 10, Mar. 1978, pp. 3977-3979. |
Okada et al, "A New Polysilicon Process for a Bipolar Device-PSA Technology," IEEE Transactions on Electron Devices, vol. Ed-26, No. 4, Apr., '79, 385-9. |
Sakai et al., "Elevated Electrode Integrated Circuits," Ibid., 379-384. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
404051 |
Aug 1982 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
688838 |
Jan 1985 |
|
Parent |
125866 |
Feb 1980 |
|