The present invention relates generally to packaged semiconductor devices, and more particularly to techniques for implementing decoupling capacitors for integrated circuitry in packaged semiconductor devices.
A packaged semiconductor device typically includes one or more integrated circuit (IC) dies mounted on a lead frame or substrate within a package housing. Each die is wire-bonded to leads and/or to other dies, and the sub-assembly is encapsulated within a suitable molding compound.
In some packaged semiconductor devices, a die has integrated circuitry, such as a high-speed double data rate (DDR) input/output (I/O) interface, that requires a local decoupling capacitor (a.k.a. a decap) to provide charge for proper operation of the interface (e.g., for maintaining power and signal integrity). Conventionally, the decap is implemented at the board level, the package level, or the die level.
At the board level, the decap is a discrete capacitor that is mounted on the printed circuit board (PCB) near where the packaged semiconductor device is mounted. Although near the package device, the decap may be too far from the related integrated circuitry on the die to be optimally effective and is also relatively costly to implement.
At the package level, the decap is a discrete capacitor that is mounted on the die within the package housing. This too is a relatively costly solution.
At the die level, the decap is implemented in silicon on the die. This solution results in the undesirable use of limited die area.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the thicknesses of layers and regions may be exaggerated for clarity.
Detailed illustrative embodiments of the present invention are disclosed herein. However, specific structural and functional details disclosed herein are merely representative for purposes of describing example embodiments of the present invention. The present invention may be embodied in many alternate forms and should not be construed as limited to only the embodiments set forth herein. Further, the terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments of the invention.
As used herein, the singular forms “a,” “an,” and “the,” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It further will be understood that the terms “comprises,” “comprising,” “includes,” and/or “including,” specify the presence of stated features, steps, or components, but do not preclude the presence or addition of one or more other features, steps, or components. It also should be noted that in some alternative implementations, the functions/acts noted may occur out of the order noted in the figures. For example, two figures shown in succession may in fact be executed substantially concurrently or may sometimes be executed in the reverse order, depending upon the functionality/acts involved.
In one embodiment, the present invention is a packaged semiconductor device comprising a die having a plurality of bond pads and at least first and second bond wires. The first bond wire is wire-bonded between a first bond pad and a second bond pad, wherein the first and second bond pads are configured to be charged to a first voltage level. The second bond wire is wire-bonded between a third bond pad and a fourth bond pad and adjacent to the first bond wire, wherein the third and fourth bond pads are configured to be charged to a second voltage level different from the first voltage level such that the first and second bond wires function as a decoupling capacitor for the die.
As known in the art, each power/ground pad has associated with it an underlying via structure (not shown) that conveys the power/ground voltage from the top (e.g., Alcap) die layer 106 to one or more lower metal die layers (not shown) having one or more metal traces (not shown) that convey the power/ground voltage to integrated circuitry (not shown) of the die that needs that power/ground voltage.
In particular:
As indicated above, for each bond wire 112, one or both of the corresponding array bond pads 114 are electrically connected by a corresponding underlying via structure to a metal trace carrying the appropriate voltage level. If both array bond pads are connected to respective metal traces carrying the same voltage level, then the bond wire will also be charged to that same voltage level and no current will flow through the bond wire.
On the other hand, if only one of the two array bond pads 114 for a particular bond wire 112, is connected to a metal trace charged to the appropriate voltage level, then the second array bond pad is electrically isolated from all other circuitry in the die. For example, in one possible implementation, the second array bond pad is implemented in the top Aluminum cap layer, but is not connected to any other layers by any underlying via structure or to any other structures within the cap layer other than the corresponding bond wire. In this way, the bond wire will still be charged to the appropriate voltage level and no current will flow through the bond wire.
As such, in either implementation, when interface 108 is operating, each bond wire 112 will have a static voltage equivalent to the appropriate power supply or ground voltage level all along the length of the bond wire with substantially no current flowing through the bond wire. In particular, bond wires 112(1) and 112(3) will be charged to the power supply voltage, and bond wires 112(2) and 112(4) will be charged to the ground voltage.
As represented symbolically in
With array bond pads 114(1), 114(2), 114(5), and 114(6) all connected to the same power supply voltage and with array bond pads 114(3), 114(4), 114(7), and 114(8) all connected to the same ground voltage, bond wires 112(1)-114(4) will effectively function as a single (charged) capacitor. Some of those array bond pads are also appropriately electrically connected to the internal integrated circuitry of interface 108, such that the charged capacitor functions as a decoupling capacitor for interface 108.
Note that, in
Note further that the pattern of alternating sets of power supply and ground bond pads and bond wires can be repeated additional times on die 100 as indicated by broken lines 116 and 118. The number of alternating sets implemented will depend on the desired capacitance of decap 110, with more sets contributing more capacitance.
Additional factors that affect the capacitance of decap 110 are the lengths and thicknesses of bond wires 112(1)-112(4) and the distances between adjacent bond wires. In general, the effective capacitance of decap 110 is directly related to the lengths and thicknesses of the bond wires and indirectly related to the distance between adjacent bond wires. Those skilled in the art will understand that the capacitance of a particular design can be determined analytically and/or experimentally.
In order to optimize (e.g., maximize) the capacitance contributed by a pair of power supply and ground bond wires, such as bond wires 112(1) and 112(2), one or both of the bond wires is insulated such that the bond wires can be in physical contact along much of their lengths without shorting out the capacitor. Using insulated wires for all of the bond wires will also prevent shorting between any two bond wires that may inadvertently come into contact during assembly of the packaged semiconductor device. It will be understood that an insulated bond wire has insulation along its intermediate length and no insulation at its two ends to enable electrical contact with two corresponding bond pads.
In particular, in
In particular, decap 510(1) is implemented using (i) four series-connected power bond wires 512(1)-512(4) interconnected between five collinear power bond pads (i.e., two I/O power bond pads 502(1) and 502(2) and three array power bond pads 514(1)-514(3) and (ii) four series-connected ground bond wires 512(5)-512(8) interconnected between five collinear ground bond pads (i.e., two I/O ground bond pads 504(1) and 504(2) and three array ground bond pads 514(4)-514(6) and parallel to the line defined by the power bond wires 512(1)-512(4).
Decap 510(2) is implemented using (i) a single power bond wire 512(9) interconnected between two I/O power bond pads 502(3) and 502(4) and (ii) a single ground bond wire 512(10) interconnected between two I/O ground bond pads 504(3) and 504(4) and parallel to the line defined by power bond wire 512(9).
Decap 510(3) is implemented using (i) two series-connected power bond wires 512(11) and 512(12) interconnected between three collinear power bond pads (i.e., two I/O power bond pads 502(5) and 502(6) and one array power bond pad 514(7) and (ii) two series-connected ground bond wires 512(13) and 512(14) interconnected between three collinear ground bond pads (i.e., two I/O ground bond pads 504(5) and 504(6) and one array ground bond pad 514(8) and parallel to the line defined by the power bond wires 512(11) and 512(12).
Note that, in still other embodiments, each set of power bond pads includes only one I/O bond pad, and each set of ground bond pads includes only one I/O bond pad.
Although not explicitly represented in
Note that, in this embodiment, in the view of
Those skilled in the art will understand that the invention also covers packaged semiconductor devices with die decaps having any other suitable configuration of bond pads and bond wires.
Although, as described previously, there may be advantages to using insulated bond wires, the invention can also be implemented using one or more and even all non-insulated bond wires.
In general, the invention covers embodiments in which a decap is formed using two or more bond wires, such that, during operation of the corresponding integrated circuitry (e.g., I/O interface), the bond wires are charged to desired static voltage levels (e.g., power supply or ground) and are not used to carry current between interconnected bond pads, even when one or two of the bond pads are I/O bond pads.
Although not depicted in the figures, after the bond wires are wire-bonded to the bond pads, molding compound or other suitable material is applied over the die and the bond wires to encapsulate them within the packaged device.
By now it should be appreciated that there has been provided an improved packaged semiconductor device and a method of forming the packaged semiconductor device. Circuit details are not disclosed because knowledge thereof is not required for a complete understanding of the invention.
Although the invention has been described using relative terms such as “upper,” “lower,” “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, such terms are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements. Further, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.