This invention relates to semiconductor electronic devices, specifically devices with guard rings.
To date, most transistors used in power electronic applications have typically been fabricated with silicon (Si) semiconductor materials. Common transistor devices for power applications include Si CoolMOS, Si Power MOSFETs, and Si Insulated Gate Bipolar Transistors (IGBTs). While Si power devices are inexpensive, they suffer from a number of disadvantages, including relatively low switching speeds and high levels of electrical noise. More recently, silicon carbide (SiC) power devices have been considered due to their superior properties. III-Nitride (III-N) semiconductor devices are now emerging as an attractive candidate to carry large currents and support high voltages, and provide very low on resistance, high voltage device operation, and fast switching times. A typical III-N high electron mobility transistor (HEMT), shown in
In typical power switching applications for which high-voltage switching transistors are used, the transistor may be in one of two states. In the first state, which is commonly referred to as the “on state”, the voltage at the gate electrode relative to the source electrode is higher than the transistor threshold voltage, and substantial current flows through the transistor. In this state, the voltage difference between the source and drain is typically low, usually no more than a few volts, e.g., about 0.1-5 volts. In the second state, which is commonly referred to as the “off state”, the voltage at the gate electrode relative to the source electrode is lower than the transistor threshold voltage, and no substantial current flows through the transistor. In this second state, the voltage between the source and drain can range anywhere from about 0V to the value of the circuit high voltage supply, which in some cases can be as high as 100V, 300V, 600V, 1200V, 1700V, or higher. When the transistor is in the off state, it is said to be “blocking a voltage” between the source and drain. As used herein, “blocking a voltage” refers to the ability of a transistor, diode, device, or component to prevent significant current, e.g., current that is greater than 0.001 times the operating current during regular conduction, from flowing through the transistor, diode, device, or component when a voltage is applied across the transistor, diode, device, or component. In other words, while a transistor, diode, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, diode, device, or component will not be greater than 0.001 times the operating current during regular conduction.
When a device is operated in the off-state, large electric fields may be present in the material layers, especially when the device is a high-voltage device and is used in high-voltage applications. As used herein, a “high-voltage device”, such as a high-voltage transistor or diode, is an electronic device which is optimized for high-voltage switching applications. That is, in the case the device is a high-voltage transistor, when the transistor is off, it is capable of blocking high voltages, such as about 100V or higher, about 300V or higher, about 600V or higher, about 1200V or higher, or about 1700V or higher, and when the transistor is on, it has a sufficiently low on-resistance (RON) for the application in which it is used, i.e., it experiences sufficiently low conduction loss when a substantial current passes through the device. In the case the device is a high-voltage diode, when the diode is reverse biased, it is capable of blocking high voltages, such as about 100V or higher, about 300V or higher, about 600V or higher, about 1200V or higher, or about 1700V or higher, and when the diode is forward biased, it has a sufficiently low on-resistance RON or on-voltage VON for the application in which it is used. A high-voltage device may be at least capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. A high-voltage device may be capable of blocking 100V, 300V, 600V, 1200V, 1700V, or other suitable blocking voltage required by the application. In other words, a high-voltage device may be designed to block any voltage between 0V and at least Vmax, where Vmax is the maximum voltage that could be supplied by the circuit or power supply. In some implementations, a high-voltage device can block any voltage between 0V and at least 2*Vmax.
Field plates are commonly used in high-voltage devices to shape the electric field in the high-field region of the device in such a way that reduces the peak electric field and increases the device breakdown voltage, thereby allowing for higher voltage operation. In a field-effect transistor (FET), the high-field region in the device is primarily in the access region between the gate and the drain, e.g., region 24 in
Examples of field plated III-N HEMTs are shown in
In order for a field plate to effectively minimize the peak electric field when the device is blocking a voltage, it is electrically connected to a supply of mobile charge, which is typically accomplished by electrically connecting the field plate to the gate electrode, as shown in
While field plates have been shown to enable III-N HEMTs with very large breakdown voltages, they can cause an increase in the input capacitance (gate capacitance) of the transistor, resulting in slower transistor speeds and, in the case of power switching applications, larger gate currents during switching. In order to enable devices with even higher operating voltages and/or breakdown voltages than those which are currently possible with modern field plate structures, as well as improving other aspects of device performance, additional improvements in device design are necessary.
Semiconductor devices with guard rings are described. The semiconductor devices may be, e.g., transistors and diodes designed for high-voltage applications. A guard ring is a floating electrode formed of electrically conducting material above a semiconductor material layer. A portion of an insulating layer is between a portion of the guard ring and the semiconductor material layer. A guard ring may be located, for example, on a transistor between a gate and a drain electrode. A semiconductor device may have one or more guard rings.
In one aspect, a semiconductor transistor is described. The transistor includes a semiconductor material layer, a conductive channel in the semiconductor material layer, a source electrode and a drain electrode contacting the conductive channel, a gate between the source electrode and the drain electrode, an insulating layer on a surface of the semiconductor material layer, and a guard ring above the semiconductor material layer and between the gate and the drain electrode. The guard ring includes or is formed of an electrically conductive material which is electrically isolated from the source electrode, the drain electrode, and the gate. A portion of the insulating layer is between at least a portion of the guard ring and the semiconductor material layer.
In another aspect, a semiconductor diode is described. The diode includes a semiconductor material layer, a conductive channel in the semiconductor material layer, a cathode, and an anode. The cathode contacts the conductive channel. The diode further includes an insulating layer on a surface of the semiconductor material layer and a guard ring above the semiconductor material layer and between the cathode and the anode. The guard ring includes or is formed of an electrically conductive material which is electrically isolated from the cathode and the anode.
The transistors and diodes described herein can include one or more of the following. The guard ring can include a field mitigating portion. The field mitigating portion can include or be formed of electrically conductive material extending from the guard ring towards the drain electrode or the cathode. The guard ring can include a main portion extending from a top of the insulating layer towards a bottom of the insulating layer, with the field mitigation portion substantially perpendicular to the main portion and extending from the main portion towards the drain electrode. The field mitigating portion can be formed on top of first and second separating portions of the insulating layer, and where the first separating portion is narrower than the second separating portion. The field mitigating portion can be slanted, being formed around a via in the insulating layer that is narrower towards the bottom of the insulating layer and wider towards the top of the insulating layer. The semiconductor transistor or diode can further include one or more additional guard rings between the guard ring and the drain electrode or the cathode. The guard ring may not be electrically connected to (i.e., may be electrically isolated from) any DC and/or AC voltage sources. The guard ring can extend from a top of the insulating layer towards a bottom of the insulating layer without contacting the semiconductor material layer. The minimum separation between the guard ring and the semiconductor material layer can be at least 20 nanometers. The guard ring can extend from a top of the insulating layer towards a bottom of the insulating layer and contact the semiconductor material layer. The guard ring can be a distance from the gate or the anode where a depletion region in the semiconductor material layer extends prior to or at breakdown of the transistor or diode in a similar transistor or diode which lacks the guard ring. The transistor or diode can further include a field plate. The field plate can be electrically connected to the gate or the anode. The field plate can include or be formed of electrically conducting material contacting the gate or anode and extending from the gate or anode towards the drain electrode or the cathode. The field plate can be slanted, being formed around a via in the insulating layer that is narrower towards a bottom of the insulating layer and wider towards a top of the insulating layer. The transistor or diode can be a III-N device. The semiconductor material layer can include a III-N channel layer and a III-N barrier layer above the III-N channel layer. The conductive channel can be a two-dimensional electron gas (2DEG) channel induced in the III-N channel layer near the interface between the III-N channel layer and the III-N barrier layer. The III-N channel layer can include a layer of GaN. The III-N barrier layer can include a layer of AlxGa1-xN. The transistor or diode can be a high-voltage device.
In yet another aspect, a method of manufacturing a semiconductor transistor is described. The method includes forming a semiconductor material layer on a substrate, forming an insulating layer on top of the semiconductor material layer, adding source and drain electrodes contacting a conductive channel in the semiconductor material layer, etching the insulating layer to receive a deposition of conductive material, and depositing conductive material to form a gate between the source electrode and the drain electrode and a guard ring between the gate and the drain electrode. The guard ring is electrically isolated from the source electrode, the drain electrode, and the gate, and a portion of the insulating layer is between at least a portion of the guard ring and the semiconductor material layer.
In still another aspect, a method of manufacturing a semiconductor diode is described. The method includes forming a semiconductor material layer on a substrate, forming an insulating layer on top of the semiconductor material layer, and adding a cathode and an anode. The cathode contacts a conductive channel in the semiconductor material layer. The method further includes etching the insulating layer to receive a deposition of conductive material, and depositing conductive material to form a guard ring between the cathode and the anode, such that the guard ring is electrically isolated from the cathode and the anode.
Methods of manufacturing semiconductor transistors or diodes can include one or more of the following. Etching the insulating layer can include etching the insulating layer so that the guard ring is a distance from the gate or anode where a depletion region in the semiconductor material layer extends prior to or at breakdown of the transistor or diode in a similar transistor or diode which lacks the guard ring. Etching the insulating layer can include etching the insulating layer to define a guard ring including a field mitigating portion extending from the guard ring towards the drain electrode or the cathode. The field mitigating portion can include a plurality of perpendicular field mitigating portions between the top of the insulating layer and the bottom of the insulating layer, each perpendicular field mitigating portion extending perpendicularly from the main portion towards the drain electrode. The field mitigating portion can be slanted, being formed around a via in the insulating layer that is narrower towards the bottom of the insulating layer and wider towards the top of the insulating layer. Etching the insulating layer can include etching the insulating layer to define one or more additional guard rings between the guard ring and the drain electrode or the cathode. Etching the insulating layer can include etching the insulating layer to define a field plate. The methods can further include depositing conductive material so that the field plate is electrically connected to the gate or the anode. Forming the semiconductor material layer can include forming a III-N channel layer and a III-N barrier layer above the III-N channel layer. The guard ring may not be electrically connected to (i.e., may be electrically isolated from) any DC and/or AC voltage sources.
Particular embodiments of the subject matter described in this specification can be implemented so as to realize one or more of the following advantages. Semiconductor devices including guard rings may have increased breakdown voltages. The breakdown voltage of a semiconductor device may be increased without increasing the capacitance of the device at lower voltages. Semiconductor devices with higher breakdown voltages may be manufactured in fewer steps.
The details of one or more embodiments of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages of the subject matter will become apparent from the description, the drawings, and the claims.
Like reference symbols in the various drawings indicate like elements.
The transistor 1 may be a lateral device, a III-N device, an enhancement-mode device (threshold voltage >0V), a depletion-mode device (threshold voltage <0V), a high-voltage device, or any combination of these devices. III-N devices may be III-polar (III-face) devices, N-polar (N-face) devices or semipolar devices. A Ga-face, III-face or III-polar III-N device may include III-N materials grown with a group III-face or a [0 0 0 1] face furthest from the growth substrate, or may include source, gate, or drain electrodes on a group III face or [0 0 0 1] face of the III-N materials. A nitrogen-face, N-face or N-polar III-N device may include III-N materials grown with an N-face or [0 0 0 1 bar] face furthest from the growth substrate, or may include source, gate, or drain electrodes on an N-face or [0 0 0 1 bar] face of the III-N materials.
Various conventional III-N high electron mobility transistors (HEMTs) and related transistor devices are normally on, e.g., have a negative threshold voltage, which means that they can conduct current at zero gate voltage. These devices with negative threshold voltages are known as depletion-mode (D-mode) devices. It may be useful in power electronics to have normally off devices, e.g., devices with positive threshold voltages, that cannot conduct current at zero gate voltage. For example, normally off devices may be useful to avoid damage to the device or to other circuit components by preventing accidental turn on of the device. Normally off devices are commonly referred to as enhancement-mode (E-mode) devices.
Guard ring 33 is formed of a conducting material, e.g., nickel, titanium, platinum, gold, aluminum, poly-silicon, or another metal or other conducting material, or a combination of various conducting materials. Guard ring 33 may be formed of the same conducting material as the gate 16. Guard ring 33 is a floating electrode—it is not electrically connected to (i.e., it is electrically isolated from) the source electrode 14, the drain electrode 15, and the gate 16. In general, guard ring 33 is not electrically connected to any DC or AC voltage source, or to a DC or AC ground.
During operation of transistor 1, guard ring 33 shapes the electric field in transistor 1 to reduce the peak electric field and increase the device breakdown voltage, thereby allowing for higher voltage operation. Consider an example scenario where transistor 1 is off (i.e., the voltage applied to the gate 16 relative to the source 14 is less than the threshold voltage of the device) and an applied voltage across source 14 and drain 15 is increased over time. When the applied source-drain voltage is small (e.g., substantially less than the breakdown voltage of transistor 1), as illustrated in
When the applied source-drain voltage is increased such that the depletion region extends all the way to guard ring 33, the voltage of guard ring 33 is clamped. That is, the voltage of the guard ring 33 remains about the same even as the applied source-drain voltage is further increased. Furthermore, as the applied source-drain voltage is further increased, the depletion region continues to extend towards drain 15, and charge on the guard ring 33 redistributes such that there is a net negative charge on the surface close to the depletion region and net positive charge on other surfaces of guard ring 33. This redistribution of charge causes the electric field profile in the device semiconductor layers to be modified, and can cause a reduced peak electric field in transistor 1 as compared to a similar device which lacks a guard ring. As a result, the breakdown voltage of the transistor 1 can be larger as a result of inclusion of the guard ring 33.
In general, the net charge on the guard ring 33 remains constant during device operation. That is, no net charge is transferred to or from the guard ring 33 during device operation; instead, charge redistributes within or along the surface of the guard ring 33. However, if a portion of the guard ring 33 contacts the underlying semiconductor material (for example layer 12 in
Charge transfer into or onto the guard ring 33 during off-state operation, as described above, may degrade device performance, since it can lead to undesirable effects such as dispersion (for example, DC-to-RF dispersion) or increased switching times. For example, if the charge transferred into the guard ring 33 when the transistor 1 is biased in the off-state is not quickly removed or transferred out of the guard ring 33 when the gate voltage of transistor 1 is switched from low to high, the transistor 1 will not be immediately switched into the on-state. Rather, some amount of time (referred to as the transistor switching time) will elapse after the gate voltage is switched from low to high, during which time the guard ring 33 is discharged. Large switching times can lead to higher switching losses in the devices, as well as other undesirable effects.
When the applied source-drain voltage is large enough to cause the voltage at guard ring 33 to clamp, guard ring 33 can act like a field plate, reducing the peak electric field in transistor 1. Like a field plate, the entire guard ring 33 is at substantially uniform potential, which can result in a reduced peak electric field in the transistor 1. However, in many cases, no net charge is transferred to or from guard ring 33, unlike in a field plate. Because the peak electric field in the material layers of transistor 1 is reduced, the breakdown voltage of transistor 1 is increased.
Referring again to
When the applied voltage exceeds the voltage that causes the depletion region to extend to guard ring 33, guard ring 33 may alter the gate capacitance of transistor 1 in much the same way that inclusion of a field plate increases the gate capacitance of a transistor. The guard ring 33 therefore offers the following advantages as compared to a field plate. During the times that the transistor is biased off and supports large source-drain voltages, the guard ring reduces the peak electric field in the device and prevents breakdown of the device, similar to a field plate. However, during times where the source-drain voltage is small (that is, small enough so that the depletion region does not extend all the way to the guard ring), the gate capacitance of the transistor is smaller, which can result in higher switching speeds and lower switching losses.
In some implementations, guard ring 33 is placed between gate 16 and drain 15 at a specific location so that the depletion region in the channel during off-state operation extends to guard ring 33 at or slightly below the breakdown voltage of a similar transistor which lacks a guard ring 33. For example, the distance from gate 16 where the depletion region extends when a transistor which lacks a guard ring breaks down may be determined using analytical methods or testing. Transistor 1 is then formed by placing a guard ring 33 at or before (e.g., slightly before) that distance from gate 16.
A two-dimensional electron gas (2DEG) channel 19 is induced in the III-N channel layer 11 near the interface between the III-N channel layer 11 and the III-N barrier layer 12. Source and drain electrodes 14 and 15, respectively, form ohmic contacts to the 2DEG channel 19. Substrate 10 may include or be formed of, for example, silicon, sapphire, GaN, AlN, SiC, or any other substrate suitable for use in III-N devices. In some implementations, a substrate is not included. For example, in some implementations the substrate is removed prior to completion of device fabrication.
Guard ring 33 includes a main portion extending from a top of insulating layer 13 towards a bottom of insulating layer 13 and a field mitigating portion 38. Guard ring 33 extends towards the bottom of insulating layer 13 without contacting semiconductor material layer 12. A separating portion 27 of insulating layer 13 separates guard ring 33 from semiconductor material layer 12. Because guard ring 33 does not contact semiconductor material layer 12, transistor 1 may, in some applications, be affected by dispersion. In III-N devices, voltage fluctuations at uppermost III-N surfaces, often caused by the charging of surface states during device operation, are known to lead to effects such as dispersion. Dispersion refers to a difference in observed current-voltage (I-V) characteristics when the device is operated under RF or switching conditions as compared to when the device is operated under DC conditions.
Field mitigating portion 38 includes electrically conductive material extending from guard ring 33 towards drain electrode 15. Field mitigation portion 38 is substantially perpendicular to the main portion. In operation, field mitigation portion 38 affects transistor 1 by shaping the electric field in the high-field region of the device to reduce the peak electric field and increase the device breakdown voltage, thereby allowing for higher voltage operation.
Guard ring 33′ can be formed around a via 39′. Via 39′ extends from the top of guard ring 33′ towards the semiconductor material layer 12. Via 39′ has about the same width towards the top of guard ring 33′ as it does towards the semiconductor material layer 12 (e.g., via 39′ has sidewalls that are substantially parallel.) The via 39′ may result, for example, when the guard ring 33′ is deposited conformally over the insulating layer 13.
Features of guard rings shown in
A semiconductor material layer including a conductive channel is formed on a substrate (step 1102). For example, a series of III-N layers including a channel layer and a barrier layer may be formed on the substrate, resulting in the formation of a 2DEG in the channel layer. The III-N layers may be grown epitaxially, e.g., by MOCVD, MBE, HVPE, or another method.
An insulating layer is formed on top of the semiconductor material layer (step 1104). For example, the insulating layer may be grown or deposited by MOCVD, PECVD, high temperature CVD (HTCVD), sputtering, evaporation, or another method. In some embodiments, the insulating layer is formed by a similar or the same method as the semiconductor material layer, and can be formed in the same step. For example, the semiconductor material layer and the insulating layer can all be deposited or grown by MOCVD.
Source and drain electrodes are added to the transistor (step 1106). The source and drain electrodes contact the conductive channel in the semiconductor material layer. For example, the insulating layer may be removed in regions to receive the source and drain electrodes, and then the source and drain electrodes may be formed by evaporation, sputtering, PECVD, HTCVD, or another method. In some implementations, the source and drain electrodes are formed prior to the formation of the insulating layer. In other implementations, the insulating layer includes a first portion and a second portion, the first portion being formed prior to formation of the source and drain electrodes, and the second portion being formed after formation of the source and drain electrodes.
The insulating layer is etched to receive a deposition of conductive material (step 1108). The insulating layer is etched to define regions to receive a gate and one or more guard rings. The gate is between the source electrode and the drain electrode, and the guard rings are between the gate and the drain. In some implementations, the guard ring is a distance from the gate where a depletion region in the semiconductor material layer would extend prior to or at breakdown of the transistor. In some implementations, the insulating layer is etched to define a region to receive a field plate.
Conductive material is deposited over the insulating layer to form a gate and one or more guard rings (step 1110). The guard rings may be, for example, any of the guard rings 33 illustrated in
The process 1100 is useful, for example, for producing high-voltage devices. Instead of adding additional field plates to increase the breakdown voltage of a transistor, a guard ring or additional guard rings may be added. Adding additional field plates typically requires additional depositions, whereas multiple guard rings may be added and formed in a single deposition along with a gate and a field plate
A two-dimensional electron gas (2DEG) channel 19, i.e., a conductive channel, is induced in the III-N channel layer 11 near the interface between the III-N channel layer 11 and the III-N barrier layer 12. Cathode 55 is a single electrode which forms an ohmic contact to the 2DEG channel 19. Anode 54 forms a Schottky or rectifying contact with the semiconductor material which is in direct contact with the anode 54. Substrate 10 may include or be formed of, for example, silicon, sapphire, GaN, AlN, SiC, or any other substrate suitable for use in III-N devices. In some implementations, a substrate is not included. For example, in some implementations the substrate is removed prior to completion of device fabrication.
When diode 60 is forward biased, i.e., when the voltage at the anode 54 is greater than that at the cathode 55, the anode Schottky or rectifying contact is forward biased, and electrons flow from the cathode 55, through the 2DEG 19, and into the anode 54. When diode 60 is reverse biased, i.e., when the voltage at the anode 54 is less than that at the cathode 55, only a small reverse bias current flows between the anode 54 and cathode 55, and so the diode blocks the voltage (i.e., the voltage difference) between the anode and cathode.
Diode 60 also includes a field plate 58. In the implementation shown in
A guard ring 33 is included between the anode 54 and cathode 55. Guard ring 33 is formed of a conducting material, e.g., nickel, titanium, platinum, gold, aluminum, poly-silicon, or another metal or other conducting material, or a combination of various conducting materials. Guard ring 33 may be formed of the same conducting material as the anode 54. Guard ring 33 is a floating electrode—it is not electrically connected to (i.e., it is electrically isolated from) both the anode 54 and the cathode 55. In general, guard ring 33 is not electrically connected to any DC or AC voltage source, or to a DC or AC ground.
In some implementations, guard ring 33 is positioned in diode 60 so that at least a portion of an insulating layer 13 is between at least a portion of the guard ring 33 and the semiconductor material layer 12. A portion of the insulating layer 13 is also between at least a portion of the guard ring 33 and the conducting 2DEG channel 19. The portion of insulating layer 13 between guard ring 33 and semiconductor material layer 12 (or between guard ring 33 and conducting 2DEG channel 19) is useful, for example, in that it can allow for the guard ring 33 to include a field mitigating portion, as described below, which can prevent material near the guard ring 33 from breaking down during high voltage operation of the diode 60.
In some implementations, guard ring 33 is placed between anode 54 and cathode 55 at a specific location so that the depletion region in the channel during reverse bias operation extends from the anode 54 to the guard ring 33 at or slightly below the breakdown voltage of a similar diode which lacks a guard ring 33. For example, the distance from anode 54 where the depletion region extends when a diode which lacks a guard ring breaks down may be determined using analytical methods or testing. Diode 60 is then formed by placing a guard ring 33 at or before (e.g., slightly before) that distance from anode 54.
The guard ring 33 shown in
A semiconductor material layer including a conductive channel is formed on a substrate (step 1402). For example, a series of III-N layers including a channel layer and a barrier layer may be formed on the substrate, resulting in the formation of a 2DEG in the channel layer. The III-N layers may be grown epitaxially, e.g., by MOCVD, MBE, HVPE, or another method.
An insulating layer is formed on top of the semiconductor material layer (step 1404). For example, the insulating layer may be grown or deposited by MOCVD, PECVD, high temperature CVD (HTCVD), sputtering, evaporation, or another method. In some embodiments, the insulating layer is formed by a similar or the same method as the semiconductor material layer, and can be formed in the same step. For example, the semiconductor material layer and the insulating layer can all be deposited or grown by MOCVD.
An anode and a cathode are added to the transistor (step 1406). The anode and the cathode contact the conductive channel in the semiconductor material layer. For example, the insulating layer may be removed in regions to receive the anode and cathode, and then the anode and cathode may be formed by evaporation, sputtering, PECVD, HTCVD, or another method. In some implementations, the cathode is formed prior to the formation of the insulating layer. In other implementations, the insulating layer includes a first portion and a second portion, the first portion being formed prior to formation of the cathode, and the second portion being formed after formation of the cathode.
The insulating layer is etched to receive a deposition of conductive material (step 1408). The insulating layer is etched to define regions to receive a one or more guard rings. The guard rings are between the anode and the cathode. In some implementations, the guard ring is a distance from the anode where a depletion region in the semiconductor material layer would extend prior to or at breakdown of the diode. In some implementations, the insulating layer is etched to define a region to receive a field plate.
Conductive material is deposited over the insulating layer to form one or more guard rings (step 1410). The guard rings may be, for example, any of the guard rings 33 illustrated in
A number of implementations have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the techniques and devices described herein. Accordingly, other implementations are within the scope of the following claims.
This is a divisional application of U.S. application Ser. No. 13/226,380, filed Sep. 6, 2011, the disclosure of which is hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4047041 | Houston | Sep 1977 | A |
4300091 | Schade, Jr. | Nov 1981 | A |
4532439 | Koike | Jul 1985 | A |
4645562 | Liao et al. | Feb 1987 | A |
4728826 | Einzinger et al. | Mar 1988 | A |
4821093 | Iafrate et al. | Apr 1989 | A |
4914489 | Awano | Apr 1990 | A |
5051618 | Lou | Sep 1991 | A |
5329147 | Vo et al. | Jul 1994 | A |
5569699 | Barthe et al. | Oct 1996 | A |
5618384 | Chan et al. | Apr 1997 | A |
5646069 | Jelloian et al. | Jul 1997 | A |
5663091 | Yen et al. | Sep 1997 | A |
5705847 | Kashiwa et al. | Jan 1998 | A |
5714393 | Wild et al. | Feb 1998 | A |
5909103 | Williams | Jun 1999 | A |
5998810 | Hatano et al. | Dec 1999 | A |
6008684 | Ker et al. | Dec 1999 | A |
6097046 | Plumton | Aug 2000 | A |
6100571 | Mizuta et al. | Aug 2000 | A |
6292500 | Kouchi et al. | Sep 2001 | B1 |
6316793 | Sheppard et al. | Nov 2001 | B1 |
6373082 | Ohno et al. | Apr 2002 | B1 |
6429501 | Tsuchitani et al. | Aug 2002 | B1 |
6475889 | Ring | Nov 2002 | B1 |
6486502 | Sheppard et al. | Nov 2002 | B1 |
6504235 | Schmitz et al. | Jan 2003 | B2 |
6515303 | Ring | Feb 2003 | B2 |
6548333 | Smith | Apr 2003 | B2 |
6583454 | Sheppard et al. | Jun 2003 | B2 |
6586781 | Wu et al. | Jul 2003 | B2 |
6649497 | Ring | Nov 2003 | B2 |
6727531 | Redwing et al. | Apr 2004 | B1 |
6777278 | Smith | Aug 2004 | B2 |
6849882 | Chavarkar et al. | Feb 2005 | B2 |
6867078 | Green et al. | Mar 2005 | B1 |
6946739 | Ring | Sep 2005 | B2 |
6979863 | Ryu | Dec 2005 | B2 |
6982204 | Saxler et al. | Jan 2006 | B2 |
7030428 | Saxler | Apr 2006 | B2 |
7045404 | Sheppard et al. | May 2006 | B2 |
7071498 | Johnson et al. | Jul 2006 | B2 |
7084475 | Shelton et al. | Aug 2006 | B2 |
7125786 | Ring et al. | Oct 2006 | B2 |
7161194 | Parikh et al. | Jan 2007 | B2 |
7170111 | Saxler | Jan 2007 | B2 |
7230284 | Parikh et al. | Jun 2007 | B2 |
7238560 | Sheppard et al. | Jul 2007 | B2 |
7253454 | Saxler | Aug 2007 | B2 |
7265399 | Sriram et al. | Sep 2007 | B2 |
7268375 | Shur et al. | Sep 2007 | B2 |
7304331 | Saito et al. | Dec 2007 | B2 |
7321132 | Robinson et al. | Jan 2008 | B2 |
7326971 | Harris et al. | Feb 2008 | B2 |
7332795 | Smith et al. | Feb 2008 | B2 |
7364988 | Harris et al. | Apr 2008 | B2 |
7388236 | Wu et al. | Jun 2008 | B2 |
7419892 | Sheppard et al. | Sep 2008 | B2 |
7432142 | Saxler et al. | Oct 2008 | B2 |
7456443 | Saxler et al. | Nov 2008 | B2 |
7465967 | Smith et al. | Dec 2008 | B2 |
7501669 | Parikh et al. | Mar 2009 | B2 |
7544963 | Saxler | Jun 2009 | B2 |
7547925 | Wong et al. | Jun 2009 | B2 |
7548112 | Sheppard | Jun 2009 | B2 |
7550783 | Wu et al. | Jun 2009 | B2 |
7550784 | Saxler et al. | Jun 2009 | B2 |
7566580 | Keller et al. | Jul 2009 | B2 |
7566918 | Wu et al. | Jul 2009 | B2 |
7573078 | Wu et al. | Aug 2009 | B2 |
7592211 | Sheppard et al. | Sep 2009 | B2 |
7595262 | Schlösser | Sep 2009 | B2 |
7598108 | Li et al. | Oct 2009 | B2 |
7612390 | Saxler et al. | Nov 2009 | B2 |
7615774 | Saxler | Nov 2009 | B2 |
7638818 | Wu et al. | Dec 2009 | B2 |
7678628 | Sheppard et al. | Mar 2010 | B2 |
7692263 | Wu et al. | Apr 2010 | B2 |
7709269 | Smith et al. | May 2010 | B2 |
7709859 | Smith et al. | May 2010 | B2 |
7745851 | Harris | Jun 2010 | B2 |
7755108 | Kuraguchi | Jul 2010 | B2 |
7759700 | Ueno et al. | Jul 2010 | B2 |
7777252 | Sugimoto et al. | Aug 2010 | B2 |
7777254 | Sato | Aug 2010 | B2 |
7795642 | Suh et al. | Sep 2010 | B2 |
7812369 | Chini et al. | Oct 2010 | B2 |
7855401 | Sheppard et al. | Dec 2010 | B2 |
7875537 | Suvorov et al. | Jan 2011 | B2 |
7875914 | Sheppard | Jan 2011 | B2 |
7884395 | Saito | Feb 2011 | B2 |
7892974 | Ring et al. | Feb 2011 | B2 |
7893500 | Wu et al. | Feb 2011 | B2 |
7898004 | Wu et al. | Mar 2011 | B2 |
7901994 | Saxler et al. | Mar 2011 | B2 |
7906799 | Sheppard et al. | Mar 2011 | B2 |
7915643 | Suh et al. | Mar 2011 | B2 |
7915644 | Wu et al. | Mar 2011 | B2 |
7919791 | Flynn et al. | Apr 2011 | B2 |
7919824 | Ono et al. | Apr 2011 | B2 |
7928475 | Parikh et al. | Apr 2011 | B2 |
7935985 | Mishra et al. | May 2011 | B2 |
7939391 | Suh et al. | May 2011 | B2 |
7948011 | Rajan et al. | May 2011 | B2 |
7955918 | Wu et al. | Jun 2011 | B2 |
7955984 | Ohki | Jun 2011 | B2 |
7960756 | Sheppard et al. | Jun 2011 | B2 |
7965126 | Honea et al. | Jun 2011 | B2 |
7985986 | Heikman et al. | Jul 2011 | B2 |
8039352 | Mishra et al. | Oct 2011 | B2 |
8049252 | Smith et al. | Nov 2011 | B2 |
8114717 | Palacios et al. | Feb 2012 | B2 |
8237196 | Saito | Aug 2012 | B2 |
8519438 | Mishra et al. | Aug 2013 | B2 |
8598937 | Lal et al. | Dec 2013 | B2 |
20010032999 | Yoshida | Oct 2001 | A1 |
20010040247 | Ando et al. | Nov 2001 | A1 |
20020036287 | Yu et al. | Mar 2002 | A1 |
20020121648 | Hsu et al. | Sep 2002 | A1 |
20020167023 | Chavarkar et al. | Nov 2002 | A1 |
20030003724 | Uchiyama et al. | Jan 2003 | A1 |
20030006437 | Mizuta et al. | Jan 2003 | A1 |
20030020092 | Parikh et al. | Jan 2003 | A1 |
20040041169 | Ren et al. | Mar 2004 | A1 |
20040061129 | Saxler et al. | Apr 2004 | A1 |
20040164347 | Zhao et al. | Aug 2004 | A1 |
20040222430 | Necco et al. | Nov 2004 | A1 |
20050077541 | Shen et al. | Apr 2005 | A1 |
20050133816 | Fan et al. | Jun 2005 | A1 |
20050189561 | Kinzer et al. | Sep 2005 | A1 |
20050189562 | Kinzer et al. | Sep 2005 | A1 |
20050194612 | Beach | Sep 2005 | A1 |
20050253168 | Wu et al. | Nov 2005 | A1 |
20050274977 | Saito et al. | Dec 2005 | A1 |
20060011915 | Saito et al. | Jan 2006 | A1 |
20060043499 | De Cremoux et al. | Mar 2006 | A1 |
20060060871 | Beach | Mar 2006 | A1 |
20060076677 | Daubenspeck et al. | Apr 2006 | A1 |
20060102929 | Okamoto et al. | May 2006 | A1 |
20060108602 | Tanimoto | May 2006 | A1 |
20060108605 | Yanagihara et al. | May 2006 | A1 |
20060121682 | Saxler | Jun 2006 | A1 |
20060124962 | Ueda et al. | Jun 2006 | A1 |
20060145189 | Beach | Jul 2006 | A1 |
20060157729 | Ueno et al. | Jul 2006 | A1 |
20060186422 | Gaska et al. | Aug 2006 | A1 |
20060189109 | Fitzgerald | Aug 2006 | A1 |
20060202272 | Wu et al. | Sep 2006 | A1 |
20060220063 | Kurachi et al. | Oct 2006 | A1 |
20060226442 | Zhang et al. | Oct 2006 | A1 |
20060255364 | Saxler et al. | Nov 2006 | A1 |
20060289901 | Sheppard et al. | Dec 2006 | A1 |
20070007547 | Beach | Jan 2007 | A1 |
20070018187 | Lee et al. | Jan 2007 | A1 |
20070018199 | Sheppard et al. | Jan 2007 | A1 |
20070018210 | Sheppard | Jan 2007 | A1 |
20070045670 | Kuraguchi | Mar 2007 | A1 |
20070080672 | Yang | Apr 2007 | A1 |
20070128743 | Huang et al. | Jun 2007 | A1 |
20070132037 | Hoshi et al. | Jun 2007 | A1 |
20070134834 | Lee et al. | Jun 2007 | A1 |
20070145390 | Kuraguchi | Jun 2007 | A1 |
20070158692 | Nakayama et al. | Jul 2007 | A1 |
20070164315 | Smith et al. | Jul 2007 | A1 |
20070164322 | Smith et al. | Jul 2007 | A1 |
20070194354 | Wu et al. | Aug 2007 | A1 |
20070205433 | Parikh et al. | Sep 2007 | A1 |
20070210329 | Goto | Sep 2007 | A1 |
20070215899 | Herman | Sep 2007 | A1 |
20070224710 | Palacios et al. | Sep 2007 | A1 |
20070228477 | Suzuki et al. | Oct 2007 | A1 |
20070241368 | Mil'shtein et al. | Oct 2007 | A1 |
20070278518 | Chen et al. | Dec 2007 | A1 |
20070295985 | Weeks, Jr. et al. | Dec 2007 | A1 |
20080054247 | Eichler et al. | Mar 2008 | A1 |
20080073670 | Yang et al. | Mar 2008 | A1 |
20080093621 | Takeda et al. | Apr 2008 | A1 |
20080093626 | Kuraguchi | Apr 2008 | A1 |
20080111144 | Fichtenbaum et al. | May 2008 | A1 |
20080121876 | Otsuka et al. | May 2008 | A1 |
20080157121 | Ohki | Jul 2008 | A1 |
20080203430 | Simin et al. | Aug 2008 | A1 |
20080230784 | Murphy | Sep 2008 | A1 |
20080237606 | Kikkawa et al. | Oct 2008 | A1 |
20080237640 | Mishra et al. | Oct 2008 | A1 |
20080274574 | Yun | Nov 2008 | A1 |
20080283844 | Hoshi et al. | Nov 2008 | A1 |
20080296618 | Suh et al. | Dec 2008 | A1 |
20080308813 | Suh et al. | Dec 2008 | A1 |
20090001409 | Takano et al. | Jan 2009 | A1 |
20090032820 | Chen | Feb 2009 | A1 |
20090032879 | Kuraguchi | Feb 2009 | A1 |
20090045438 | Inoue et al. | Feb 2009 | A1 |
20090050936 | Oka | Feb 2009 | A1 |
20090065810 | Honea et al. | Mar 2009 | A1 |
20090072240 | Suh et al. | Mar 2009 | A1 |
20090072269 | Suh et al. | Mar 2009 | A1 |
20090072272 | Suh et al. | Mar 2009 | A1 |
20090075455 | Mishra | Mar 2009 | A1 |
20090085065 | Mishra et al. | Apr 2009 | A1 |
20090140262 | Ohki et al. | Jun 2009 | A1 |
20090146185 | Suh et al. | Jun 2009 | A1 |
20090201072 | Honea et al. | Aug 2009 | A1 |
20090218598 | Goto | Sep 2009 | A1 |
20090267078 | Mishra et al. | Oct 2009 | A1 |
20090278144 | Sonobe et al. | Nov 2009 | A1 |
20100019225 | Lee | Jan 2010 | A1 |
20100019279 | Chen et al. | Jan 2010 | A1 |
20100025730 | Heikman et al. | Feb 2010 | A1 |
20100065923 | Charles et al. | Mar 2010 | A1 |
20100067275 | Wang et al. | Mar 2010 | A1 |
20100133506 | Nakanishi et al. | Jun 2010 | A1 |
20100140660 | Wu et al. | Jun 2010 | A1 |
20100201439 | Wu et al. | Aug 2010 | A1 |
20100203234 | Anderson et al. | Aug 2010 | A1 |
20100219445 | Yokoyama et al. | Sep 2010 | A1 |
20100244087 | Horie et al. | Sep 2010 | A1 |
20100264461 | Rajan et al. | Oct 2010 | A1 |
20100288998 | Kikuchi et al. | Nov 2010 | A1 |
20100314666 | Saito et al. | Dec 2010 | A1 |
20110006346 | Ando et al. | Jan 2011 | A1 |
20110012110 | Sazawa et al. | Jan 2011 | A1 |
20110220917 | Hayashi et al. | Sep 2011 | A1 |
20110249359 | Mochizuki et al. | Oct 2011 | A1 |
20120168822 | Matsushita | Jul 2012 | A1 |
20120193638 | Keller et al. | Aug 2012 | A1 |
20120211800 | Boutros | Aug 2012 | A1 |
20120217512 | Renaud | Aug 2012 | A1 |
20120267637 | Jeon et al. | Oct 2012 | A1 |
20120315445 | Mizuhara et al. | Dec 2012 | A1 |
20130056744 | Mishra et al. | Mar 2013 | A1 |
Number | Date | Country |
---|---|---|
1748320 | Mar 2006 | CN |
101107713 | Jan 2008 | CN |
101312207 | Nov 2008 | CN |
101897029 | Nov 2010 | CN |
102017160 | Apr 2011 | CN |
103477543 | Dec 2013 | CN |
103493206 | Jan 2014 | CN |
1 998 376 | Dec 2008 | EP |
11-224950 | Aug 1999 | JP |
2004-260114 | Sep 2004 | JP |
2006-032749 | Feb 2006 | JP |
2010-087076 | Apr 2010 | JP |
2011-0033584 | Mar 2011 | KR |
200947703 | Nov 2009 | TW |
201010076 | Mar 2010 | TW |
201027759 | Jul 2010 | TW |
WO 2004070791 | Aug 2004 | WO |
WO 2004098060 | Nov 2004 | WO |
WO 2005036749 | Apr 2005 | WO |
WO 2005070007 | Aug 2005 | WO |
WO 2005070009 | Aug 2005 | WO |
WO 2006114883 | Nov 2006 | WO |
WO 2007077666 | Jul 2007 | WO |
WO 2007108404 | Sep 2007 | WO |
WO 2008120094 | Oct 2008 | WO |
WO 2009076076 | Jun 2009 | WO |
WO 2009132039 | Oct 2009 | WO |
WO 2010068554 | Jun 2010 | WO |
WO 2010132587 | Nov 2010 | WO |
WO 2011031431 | Mar 2011 | WO |
WO 2011072027 | Jun 2011 | WO |
WO 2013052833 | Apr 2013 | WO |
Entry |
---|
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076030, mailed Mar. 23, 2009, 10 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2008/076030, Mar. 25, 2010, 5 pages. |
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076079, mailed Mar. 20, 2009, 11 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2008/076079, mailed Apr. 1, 2010, 6 pages. |
Authorized officer Keon Hyeong Kim, International Search Report and Written Opinion in PCT/US2008/076160 mailed Mar. 18, 2009, 11 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2008/076160, mailed Mar. 25 2010, 6 pages. |
Authorized officer Chung Keun Lee, International Search Report and Written Opinion in PCT/US2008/076199, mailed Mar. 24, 2009, 11 pages. |
Authorized officer Dorothee Mulhausen, International Preliminary Report on Patentability in PCT/US2008/076199, mailed Apr. 1, 2010, 6 pages. |
Authorized officer Keon Hyeong Kim, International Search Report and Written Opinion in PCT/US2008/085031, mailed Jun. 24, 2009, 11 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2008/085031, mailed Jun. 24, 2010, 6 pages. |
Authorized officer Tae Hoon Kim, International Search Report and Written Opinion in PCT/US2009/041304, mailed Dec. 18, 2009, 13 pages. |
Authorized officer Dorothee Mulhausen, International Preliminary Report on Patentability, in PCT/US2009/041304, mailed Nov. 4, 2010, 8 pages. |
Authorized officer Sung Hee Kim, International Search Report and the Written Opinion in PCT/US2009/057554, mailed May 10, 2010, 13 pages. |
Authorized Officer Gijsbertus Beijer, International Preliminary Report on Patentability in PCT/US2009/057554, mailed Mar. 29, 2011, 7 pages6664. |
Authorized officer Cheon Whan Cho, International Search Report and Written Opinion in PCT/US2009/066647, mailed Jul. 1, 2010, 16 pages. |
Authorized officer Athina Nikitas-Etienne, International Preliminary Report on Patentability in PCT/US2009/066647, mailed Jun. 23, 2011, 12 pages. |
Authorized officer Sung Chan Chung, International Search Report and Written Opinion for PCT/US2010/021824, mailed Aug. 23, 2010, 9 pages. |
Authorized officer Beate Giffo-Schmitt, International Preliminary Report on Patentability in PCT/US2010/021824, mailed Aug. 18, 2011, 6 pages. |
Authorized officer Sang Ho Lee, International Search Report and Written Opinion in PCT/US2010/034579, mailed Dec. 24, 2010, 9 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2010/034579, mailed Nov. 24, 2011, 7 pages. |
Authorized officer Jeongmin Choi, International Search Report and Written Opinion in PCT/US2010/046193, mailed Apr. 26, 2011, 13 pages. |
Authorized officer Philippe Becamel, International Preliminary Report on Patentability in PCT/US2010/046193, mailed Mar. 8, 2012, 10 pages. |
Authorized officer Sang Ho Lee, International Search Report and Written Opinion in PCT/US2010/059486, mailed Jul. 26, 2011, 9 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2010/059486, mailed Jun. 21, 2012, 6 pages. |
Authorized officer Kwan Sik Sul, International Search Report and Written Opinion in PCT/US2011/063975, mailed May 18, 2012, 8 pages. |
Authorized officer Sang-Taek Kim, International Search Report and Written Opinion in PCT/US2011/061407, mailed May 22, 2012, 10 pages. |
Authorized officer Kwan Sik Sul, International Search Report and Written Opinion in PCT/US2012/023160, mailed May 24, 2012, 9 pages. |
Authorized officer Jeongmin Choi, International Search Report and Written Opinion in PCT/US2012/027146, mailed Sep. 24, 2012, 12 pages. |
Authorized officer Tae Hoon Kim, International Search Report and Written Opinion in PCT/US2013/035837, mailed Jul. 30, 2013, 9 pages. |
Authorized officer Hye Lyun Park, International Search Report and Written Opinion in PCT/US2013/050914, mailed Oct. 18, 2013, 11 pages. |
European Search Report in Application No. 10 81 5813.0, mailed Mar. 12, 2013, 9 pages. |
Search Report and Action in TW Application No. 098132132, issued Dec. 6, 2012, 8 pages. |
Chinese First Office Action for Application No. 200880120050.6, Aug. 2, 2011, 10 pages. |
Chinese First Office Action for Application No. 200980114639.X, May 14, 2012, 13 pages. |
Ando et al., “10-W/mm AlGaN-GaN HFET with a Field Modulating Plate,” IEEE Electron Device Letters, 2003, 24(5):289-291arulk. |
Arulkumaran et al. “Surface Passivation Effects on AlGaN/GaN High-Electron-Mobility Transistors with SiO2, Si3N4, and Silicon Oxynitride,” Applied Physics Letters, 2004, 84(4):613-615. |
Chen et al., “High-performance AlGaN/GaN Lateral Field-effect Rectifiers Compatible with High Electron Mobility Transistors,” Applied Physics Letters, 2008, 92, 253501-1-3. |
Coffie, “Characterizing and Suppressing DC-to-RF Dispersion in AlGaN/GaN High Electron Mobility Transistors,” 2003, PhD Thesis, University of California, Santa Barbara, 169 pages. |
Coffie et al., “Unpassivated p-GaN/AlGaN/GaN HEMTs with 7.1 W/mm at 10 GhZ,” Electronic Letters, 2003, 39(19):1419-1420. |
Dora et al., “High Breakdown Voltage Achieved on AlGaN/GaN HEMTs with Integrated Slant Field Plates,” IEEE Electron Device Letters, 2006, 27(9):713-715. |
Dora et al., “Zro2 Gate Dielectrics Produced by Ultraviolet Ozone Oxidation for GaN and AlGaN/GaN Transistors,” J. Vac. Sci. Technol. B, 2006, 24(2)575-581. |
Dora, “Understanding Material and Process Limits for High Breakdown Voltage AlGaN/GaN HEMTs,” PhD Thesis, University of California, Santa Barbara, Mar. 2006, 157 pages. |
Fanciulli et al., “Structural and Electrical Properties of HfO2 Films Grown by Atomic Layer Deposition on Si, Ge, GaAs and GaN,” Mat. Res. Soc. Symp. Proc., 2004, vol. 786, 6 pages. |
Green et al., “The Effect of Surface Passivation on the Microwave Characteristics of Undoped AlGaN/GaN HEMT's,” IEEE Electron Device Letters, 2000, 21(6):268 270. |
Gu et al., “AlGaN/GaN MOS Transistors using Crystalline ZrO2 as Gate Dielectric,” Proceedings of SPIE, 2007, vol. 6473, 64730S-1-8. |
Higashiwaki et al. “AlGaN/GaN Heterostructure Field-Effect Transistors on 4H-SiC Substrates with Current-Gain Cutoff Frequency of 190 GHz,” Applied Physics Express, 2008, 021103-1-3. |
Hwang et al., “Effects of a Molecular Beam Epitaxy Grown AIN Passivation Layer on AlGaN/GaN Heterojunction Field Effect Transistors,” Solid-State Electronics, 2004, 48:363-366. |
Im et al., “Normally Off GaN MOSFET Based on AlGaN/GaN Heterostructure with Extremely High 2DEG Density Grown on Silicon Substrate,” IEEE Electron Device Letters, 2010, 31(3):192-194. |
Karmalkar and Mishra, “Enhancement of Breakdown Voltage in AlGaN/GaN High Electron Mobility Transistors Using a Field Plate,” IEEE Transactions on Electron Devices, 2001, 48(8):1515-1521. |
Karmalkar and Mishra, “Very High Voltage AlGaN/GaN High Electron Mobility Transistors Using a Field Plate Deposited on a Stepped Insulator,” Solid-State Electronics, 2001, 45:1645-1652. |
Keller et al., “GaN-GaN Junctions with Ultrathin AIN Interlayers: Expanding Heterojunction Design,” Applied Physics Letters, 2002, 80(23):4387-4389. |
Keller et al., “Method for Heteroepitaxial Growth of High Quality N-Face GaN, InN and AIN and their Alloys by Metal Organic Chemical Vapor Deposition,” U.S. Appl. No. 60/866,035, filed Nov. 15, 2006, 31 pages. |
Khan et al., “AlGaN/GaN Metal Oxide Semiconductor Heterostructure Field Effect Transistor,” IEEE Electron Device Letters, 2000, 21(2):63-65. |
Kim, “Process Development and Device Characteristics of AlGaN/GaN HEMTs for High Frequency Applications,” PhD Thesis, University of Illinois at Urbana-Champaign, 2007, 120 pages. |
Kumar et al., “High Transconductance Enhancement-mode AlGaN/GaN HEMTs on SiC Substrate,” Electronics Letters, 2003, 39(24):1758-1760. |
Kuraguchi et al., “Normally-off GaN-MISFET with Well-controlled Threshold Voltage,” Phys. Stats. Sol., 2007, 204(6):2010-2013. |
Lanford et al., “Recessed-gate Enhancement-mode GaN HEMT with High Threshold Voltage, ” Electronic Letters, 2005, 41(7):449-450. |
Lee et al., “Self-aligned Process for Emitter- and Base-regrowth GaN HBTs and BJTs,” Solid-State Electronics, 2001, 45:243-247. |
Mishra et al., “AlGaN/GaN HEMTs—An Overview of Device Operation and Applications,” Proceedings of the IEEE, 2002, 90(6):1022-1031. |
Nanjo et al., “Remarkable Breakdown Voltage Enhancement in AlGaN Channel High Electron Mobility Transistors,” Applied Physics Letters 92 (2008), 3 pages. |
Napierala et al., “Selective GaN Epitaxy on Si(111) Substrates Using Porous Aluminum Oxide Buffer Layers,” Journal of the Electrochemical Society, 2006. 153(2):G125-G127, 4 pages. |
Ota and Nozawa, “AlGaN/GaN Recessed MIS-gate HFET with High-threshold-voltage Normally-off Operation for Power Electronics Applications,” IEEE Electron Device Letters, 2008, 29(7):668-670. |
Palacios et al., “AlGaN/GaN HEMTs with an InGaN-based Back-barrier,” Device Research Conference Digest, 2005, DRC '05 63rd, pp. 181-182. |
Palacios et al., “AlGaN/GaN High Electron Mobility Transistors with InGaN Back-Barriers,” IEEE Electron Device Letters, 2006, 27(1):13-15. |
Palacios et al., “Nitride-based High Electron Mobility Transistors with a GaN Spacer,” Applied Physics Letters, 2006, 89:073508-1-3. |
Pei et al., “Effect of Dielectric Thickness on Power Performance of AlGaN/GaN HEMTs,” IEEE Electron Device Letters, 2009, 30(4):313-315. |
“Planar, Low Switching Loss, Gallium Nitride Devices for Power Conversion Applications,” SBIR N121-090 (Navy), 2012, 3 pages. |
Rajan et al., “Advanced Transistor Structures Based on N-face GaN,” 32M International Symposium on Compound Semiconductors (ISCS), Sep. 18-22, 2005, Europa-Park Rust, Germany, 2 pages. |
Saito et al., “Recessed-gate Structure Approach Toward Normally Off High-voltage AlGaN/GaN HEMT for Power Electronics Applications,” IEEE Transactions on Electron Device, 2006, 53(2):356-362. |
Shelton et al., “Selective Area Growth and Characterization of AlGaN/GaN Heterojunction Bipolar Transistors by Metalorganic Chemical Vapor Deposition,” IEEE Transactions on Electron Devices, 2001, 48(3):490-494. |
Shen, “Advanced Polarization-based Design of AlGaN/GaN HEMTs,” Jun. 2004, PhD Thesis, University of California, Santa Barbara, 192 pages. |
Sugiura et al., “Enhancement-mode n-channel GaN MOSFETs Fabricated on p-GaN Using HfO2 as Gate Oxide,” Electronics Letters, 2007, vol. 43, No. 17, 2 pages. |
Suh et al. “High-Breakdown Enhancement-mode AlGaN/GaN HEMTs with Integrated Slant Field-Plate,” Electron Devices Meeting, 2006, IEDM '06 International, 3 pages. |
Tipirneni et al. “Silicon Dioxide-encapsulated High-Voltage AlGaN/GaN HFETs for Power-Switching Applications,” IEEE Electron Device Letters, 2007, 28(9):784-786. |
Vetury et al., “Direct Measurement of Gate Depletion in High Breakdown (405V) Al/GaN/GaN Heterostructure Field Effect Transistors,” IEDM 98, 1998, pp. 55-58. |
Wang et al., “Comparison of the Effect of Gate Dielectric Layer on 2DEG Carrier Concentration in Strained AlGaN/GaN Heterostructure,” Mater. Res. Soc. Symp. Proc., 2007, vol. 831, 6 pages. |
Wang et al., “Enhancement-mode Si3N4/AlGaN/GaN MISHFETs,” IEEE Electron Device Letters, 2006, 27(10):793-795. |
Wu, “AlGaN/GaN Microwave Power High-Mobility Transistors,” PhD Thesis, University of California, Santa Barbara, Jul. 1997, 134 pages. |
Wu et al., “A 97.8% Efficient GaN HEMT Boost Converter with 300-W Output Power at 1MHz,”Electronic Device Letters, 2008, IEEE, 29(8):824-826. |
Yoshida, “AlGan/GaN Power FET,” Furukawa Review, 2002, 21:7-11. |
Zhang, “High Voltage GaN HEMTs with Low On-resistance for Switching Applications,” PhD Thesis, University of California, Santa Barbara, Sep. 2002, 166 pages. |
Zhanghong Content, Shanghai Institute of Metallurgy, Chinese Academy of Sciences, “Two-Dimensional Electron Gas and High Electron Mobility Transistor (HEMT),” Dec. 31, 1984, 17 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2011/063975, mailed Jun. 27, 2013, 5 pages. |
Authorized officer Lingfei Bai, International Preliminary Report on Patentability in PCT/US2011/061407, mailed Jun. 6, 2013, 7 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2012/023160, mailed Aug. 15, 2013, 6 pages. |
Authorized officer Athina Nickitas-Etienne, International Preliminary Report on Patentability in PCT/US2012/027146, mailed Sep. 19, 2013, 9 pages. |
Authorized officer Sang Won Choi, International Search Report and Written Opinion in PCT/US2013/024470, mailed May 27, 2013, 12 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2013/024470, mailed Aug. 14, 2014, 9 pages. |
Authorized officer Sang Won Choi, International Search Report and Written Opinion in PCT/US2013/048275, mailed Oct. 14, 2013, 17 pages. |
Search Report and Action in TW Application No. 098141930, issued Jul. 10, 2014, 7 pages. |
Number | Date | Country | |
---|---|---|---|
20150054117 A1 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13226380 | Sep 2011 | US |
Child | 14530204 | US |