This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2011-067087, filed on Mar. 25, 2011; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor element and a method of manufacturing the semiconductor element.
There is a need to reduce the on-resistance in a power semiconductor element. To meet the need, a three-dimensional semiconductor element is proposed recently in which the channel region is formed not only on the front surface of the semiconductor substrate but also in the vertical direction of the semiconductor substrate. In the three-dimensional semiconductor element, a source region, a base region and a drain region are formed to extend in a direction substantially vertical to the front surface of the semiconductor substrate and a gate electrode in a trench shape is provided. By forming the semiconductor element in the above-described structure, the channel region is formed in a direction substantially parallel to the front surface of the semiconductor substrate and the channel region is formed also in the direction substantially vertical to the front surface of the semiconductor substrate. As a result, the channel density improves to reduce the on-resistance of the semiconductor element.
A semiconductor element according to an embodiment includes: a drain layer having a front surface and a rear surface; a drift region selectively provided in the drain layer from the front surface to an inside of the drain layer; a base region selectively provided in the drift region from a front surface to an inside of the drift region; a source region selectively provided in the base region from a front surface to an inside of the base region; first and/or second metal layers selectively provided in at least one of the source region and the drain layer from the front surface to the inside of at least one of the source region and the drain layer; a gate electrode in a trench shape extending in a direction substantially parallel to the front surface of the drain layer from a part of the source region through the base region adjacent to at least the part of the source region to a part of the drift region; a source electrode connected to the first metal layer; and a drain electrode connected to the drain layer or the second metal layer.
Hereinafter, embodiments will be described with reference to the drawings. The surface where a later-described source electrode is formed is defined as a front surface and the surface opposite the front surface is defined as a rear surface.
The semiconductor element 1 is a three-dimensional MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor). As illustrated in
The drift region 11 is selectively formed from the front surface to the inside of the drain layer 10. The concentration of the n-type impurity contained in the drain layer 10 is higher than the concentration of the n-type impurity contained in the drift region 11. The p-type base region 12 is selectively formed from the front surface to the inside of the drift region 11.
The source region 13 is selectively formed from the front surface to the inside of the base region 12. The metal layer 14 is selectively formed from the front surface to the inside of the source region 13. The gate electrode 21 is selectively formed from the front surfaces to the insides of a part of the source region 13 to a part of the drift region 11 across the base region 12, via the gate insulating film 20. The gate electrode 21 is in a trench shape and is formed in a direction substantially vertical to the front surface of the drain layer 10.
The gate electrode 21 extends from a part of the source region 13 through the base region 12 adjacent to the source region 13 to a part of the drift region 11. The lower end of the gate insulating film 20 is located between the lower end of the base region 12 and the lower end of the source region 13.
The drain electrode 40 is connected to the drain layer 10 via the via electrode 45. The source electrode 41 is connected to the base region 12 and the metal layer 14 in the source region 13 via the via electrodes 45. The interlayer insulating film 46 intervenes between the drain electrode 40 and the drain layer 10. The interlayer insulating film 46 intervenes between the source electrode 41 and the drift region 11, the base region 12 and the source region 13.
As illustrated in
The main component of the drain layer 10, the drift region 11, the base region 12 and the source region 13 is semiconductor, for example, silicon (Si) or the like. The material of the metal layer 14 is metal with a resistance lower than that of the source region 13, for example, tungsten (W). The material of the gate electrode 21 is, for example, poly-silicon (Poly-Si). The material of the gate insulating film 20, the interlayer insulating film 46 and the insulating layer 50 is, for example, silicon oxide (SiO2). The material of the drain electrode 40 and the source electrode 41 is, for example, copper (Cu), aluminum (Al).
The drain layer 10 that is a semiconductor substrate (semiconductor wafer) is prepared. The impurity concentration of the drain layer 10 is, for example, 1×1018 atoms/cm3 or higher. Subsequently, a mask 91 is selectively formed so that a part of the front surface of drain layer 10 is exposed. The material of the mask 91 is, for example, silicon oxide (SiO2).
As illustrated in
Inside the trench 10t, the n-type drift region 11 is formed by the epitaxial growth method. As a result, the drift region 11 is formed from the front surface to the inside of the drain layer 10. The impurity concentration of the drift region 11 is, for example, 1×1012 atoms/cm3 to 1×1013 atoms/cm3.
The formation of the drift region 11 is interrupted in the middle, and the p-type base region 12 is formed in the trench 10t left in the drift region 11 using the epitaxial growth method. As a result, the base region 12 is formed from the front surface to the inside of the drift region 11.
The formation of the base region 12 is interrupted in the middle, and the n+-type source region 13 is formed in the trench 10t left in the base region 12 by the epitaxial growth method. As a result, the source region 13 is selectively formed from the front surface to the inside of the base region 12.
CMP (Chemical Mechanical Polishing) is employed to polish the front surfaces of the drift region 11, the base region 12 and the source region 13 to flatten the front surfaces of the drift region 11, the base region 12 and the source region 13. The mask 91 is removed by the CMP.
As illustrated in
As illustrated in
The inside of the trench 20t is exposed to an oxidizing atmosphere under a high temperature. As a result, the gate insulating film 20 is formed at the side surface and the bottom surface of the trench 20t. Then, the gate electrode 21 is formed in the trench 20t by CVD (Chemical Vapor Deposition) via the gate insulating film 20. As a result, the gate electrode 21 in the trench shape is selectively formed from the front surfaces to the insides of parts of the source region 13 to the drift region 11 across the base region 12. After the formation of the gate electrode 21, the mask 92 is removed.
A mask 93 is selectively formed so that a part of the front surface of the source region 13 is exposed. The material of the mask 93 is, for example, silicon oxide (SiO2).
As illustrated in
In the trench 14t, the metal layer 14 is formed. As a result, the metal layer 14 in the trench shape is selectively formed from the front surface to the inside of the part of the source region 13. The metal layer 14 is preferably formed using W-CVD (tungsten CVD) because it provides excellent embedding property and requires no barrier metal and so on. However, the formation of the metal layer 14 is not limited to W-CVD. Al-CVD or PVD may be used, for instance, as long as the embedding property is ensured. After the formation of the metal layer 14, the mask 93 is removed.
As illustrated in
In the semiconductor element 1 according to the first embodiment, the metal layer 14 is selectively formed from the front surface to the inside of the source region 13 and the source electrode 41 is connected to the metal layer 14 as described above. By providing the metal layer 14, the electric resistance (source resistance) of the source region 13 can be reduced. As a result, the on-resistance of the semiconductor element 1 can be effectively reduced.
In the manufacturing process of the semiconductor element 1 described referring to
The semiconductor element 2 is a three-dimensional MOSFET. The semiconductor element 2 includes a metal layer 15 selectively formed from the front surface to the inside of the drain layer 10 as illustrated in
As illustrated in
As illustrated in
In the trench 14t and the trench 15t, a metal layer 14 and a metal layer 15 are formed. As a result, the metal layer 14 and the metal layer 15 in the trench shape are selectively formed from the front surfaces to the insides of parts of the source region 13 and the drain layer 10. The metal layer 14 and the metal layer 15 are preferably formed using W-CVD (tungsten CVD) because it provides excellent embedding property and requires no barrier metal and so on. However, the formation of the metal layer 14 and the metal layer 15 is not limited to W-CVD. Al-CVD or PVD may be used, for instance, as long as the embedding property is ensured. After the formation of the metal layer 14 and the metal layer 15, the mask 94 is removed.
As illustrated in
In the semiconductor element 2 according to the second embodiment, the metal layer 14 is selectively formed from the front surface to the inside of the source region 13 and the source electrode 41 is connected to the metal layer 14 as described above. Further, the metal layer 15 is selectively formed from the front surface to the inside of the drain layer 10 and the drain electrode 40 is connected to the metal layer 15. By providing the metal layer 15, the electric resistance (drain resistance) of the drain layer 10 can be reduced. As a result, the on-resistance of the semiconductor element 2 can be further reduced.
Since the metal layer 14 in the source region 13 and the metal layer 15 in the drain layer 10 are formed concurrently, namely, in the same step, the number of manufacturing process steps of the semiconductor element 2 can be reduced as compared to the case that the metal layer 14 and the metal layer 15 are formed in separate steps. The other effects are the same as those of the semiconductor element 1 according to the first embodiment.
In the case of forming the metal layer 14 and the metal layer 15 in the separate steps, it is unnecessary to uniform the lengths in the depth direction of the metal layer 14 and the metal layer 15. As with the semiconductor element 1 according to the first embodiment, the gate electrode 21 may be formed after the metal layer 14 and the metal layer 15 are formed. The drain electrode 40 may be formed on the rear surface side of the semiconductor element 2 as illustrated in
The semiconductor element 3 is a three-dimensional MOSFET. In the semiconductor element 3, as illustrated in
As illustrated in
As illustrated in
In the trench 14At and the trench 15t, a metal layer 14A and a metal layer 15 are formed. As a result, the metal layer 14A in the trench shape is formed from the front surfaces to the insides of parts of the source region 13 and the base region 12, and the metal layer 15 is selectively formed from the front surface to the inside of a part of the drain layer 10. The metal layer 14A and the metal layer 15 are preferably formed using W-CVD (tungsten CVD) because it provides excellent embedding property and requires no barrier metal and so on. However, the formation of the metal layer 14A and the metal layer 15 is not limited to W-CVD. Al-CVD or PVD may be used, for instance, as long as the embedding property is ensured. After the formation of the metal layer 14A and the metal layer 15, the mask 95 is removed.
As illustrated in
In the semiconductor element 3 according to the third embodiment, the metal layer 14A in the source region 13 is formed to extend to the base region 12 as described above. Therefore, the source region 13 and the base region 12 are electrically connected. By electrically connecting the source region 13 and the base region 12 as described above, the base region 12 can be fixed to the same potential as that of the source region 13.
In this case, it is unnecessary to connect the drain electrode 40 to any of the base region 12 and the source region 13, so that the constraint of the layout of the drain electrode 40 can be reduced. The other effects are the same as those of the semiconductor elements 1, 2 of the first and second embodiments.
As with the semiconductor element 1 according to the first embodiment, the gate electrode 21 may be formed after the metal layer 14A and the metal layer 15 are formed. The drain electrode 40 may be formed on the rear surface side of the semiconductor element 3 as illustrated in
The semiconductor element 4 is a three-dimensional MOSFET. The semiconductor element 4 according to the fourth embodiment includes a gate electrode 21A made of a metal material (for example, tungsten (W)) as illustrated in
The manufacturing process of the semiconductor element 4 will be described. The difference between the semiconductor element 3 according to the third embodiment and the semiconductor element 4 according to the fourth embodiment is only the difference in material of the gate electrode (poly-silicon (Poly-Si) and metal). Therefore, only the manufacturing process of the gate electrode 21A will be described in this fourth embodiment, while overlapping description will be omitted. The same configurations as those described in
As has been described referring to
The inside of the trench 20t is exposed to an oxidizing atmosphere under a high temperature, whereby a gate insulating film 20 is formed at the side surface and the bottom surface of the trench 20t. Then, the gate electrode 21A is formed in the trench 20t via the gate insulating film 20. The gate electrode 21A is preferably formed using W-CVD (tungsten CVD) because it provides excellent embedding property and requires no barrier metal and so on. However, the formation of the gate electrode 21A is not limited to W-CVD. Al-CVD or PVD may be used, for instance, as long as the embedding property is ensured.
In the semiconductor element 4 according to the fourth embodiment, the gate electrode 21A is formed of a metal material with an electric resistance lower than that of poly-silicon as described above and thereby can be reduced in gate resistance. As a result, the switching speed of the semiconductor element 4 can be improved. The other effects are the same as those of the semiconductor elements 1 to 3 according to the first to third embodiments. The drain electrode 40 may be formed on the rear surface side of the drain layer 10 as illustrated in
The semiconductor element 5 is a three-dimensional MOSFET. As illustrated in
As illustrated in
The drain layer 10 that is a semiconductor substrate (semiconductor wafer) is prepared. The impurity concentration of the drain layer 10 is, for example, 1×1018 atoms/cm3 or higher. Subsequently, the insulating layer 50 is selectively formed so that a part of the front surface of drain layer 10 is exposed. The material of the insulating layer 50 is, for example, silicon oxide (SiO2).
As illustrated in
Inside the trench 10t, the n-type drift region 11 is formed by the epitaxial growth method. As a result, the drift region 11 is formed from the front surface to the inside of the drain layer 10. The impurity concentration of the drift region 11 is, for example, 1×1012 atoms/cm3 to 1×1013 atoms/cm3.
The formation of the drift region 11 is interrupted in the middle, and the p-type base region 12 is formed in the trench 10t left in the drift region 11 by the epitaxial growth method. As a result, the base region 12 is formed from the front surface to the inside of the drift region 11.
The formation of the base region 12 is interrupted in the middle, and the n+-type source region 13 is formed in the trench 10t left in the base region 12 by the epitaxial growth method. As a result, the source region 13 is selectively formed from the front surface to the inside of the base region 12.
The front surfaces of the drift region 11, the base region 12 and the source region 13 are polished by CMP (Chemical Mechanical Polishing). The front surfaces of the drift region 11, the base region 12 and the source region 13 are subjected to the CMP polishing to be at the same height as the front surface of the insulating layer 50.
As illustrated in
As illustrated in
A p-type impurity (for example, born (B)) is ion-implanted to the drift region 11 whose front surface is exposed and heat treatment is performed. As a result, the contact region 30 extending along the longitudinal direction of the insulating layer 50 is formed immediately adjacent to the insulating layer 50 as illustrated in
The element withstand voltage of the source region 13/the base region 12/the drift region 11 does not depend on the distance L. Therefore, the value of the element withstand voltage (V) is constant with respect to the distance L as illustrated by the line A in
In the semiconductor element 5, adjusting the distance L makes it possible to cause the avalanche breakdown near the pn diode 25 before the avalanche breakdown occurs near the lower end of the gate electrode 21A or at the joint interface between the base region 12 and the drift region 11. In other words, adjusting the distance L ensures that the place where holes are generated due to the avalanche breakdown is not near the lower end of the gate electrode 21 or at the joint interface between the base region 12 and the drift region 11 but near the pn diode 25 in the semiconductor element 5.
The holes generated near the pn diode 25 are quickly discharged to the source electrode 41 side through the contact region 30 provided near the pn diode 25. In the semiconductor element 5, the pn diode 25 is formed outside the base region 12. Therefore, the semiconductor element 5 is configured such that the holes generated near the pn diode 25 hardly flow into the base region 12. As a result, the holes generated due to the avalanche breakdown hardly flow into the base region 12, so that the bipolar action due to a parasitic bipolar transistor is restricted, resulting in improved element withstand voltage of the semiconductor element 5.
As described above, the pn diode 25 with the contact region 30 as the p side and the drain layer 10 as the n side is formed between the source electrode 41 and the drain electrode 40 in the semiconductor element 5 according to the fifth embodiment. As a result, the element withstand voltage of the semiconductor element 5 is improved. Further, the contact region 30 is formed immediately adjacent to the insulating layer 50 and along the longitudinal direction of the insulating layer 50. As a result, exposure alignment when forming the mask 96 becomes easy to perform. The other effects are the same as those of the semiconductor elements 1 to 4 according to the first to fourth embodiments. The drain electrode 40 may be formed on the rear surface side of the drain layer 10 as illustrated in
For example, the contact region 30 may be formed to extend along the longitudinal direction of the insulating layer 50 at the position distant from the insulating layer 50 as illustrated in
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiment described herein may be embodiment in a variety of other forms; furthermore, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
For example, the gate electrodes 20 of each of the semiconductor elements 1 to 3 according to the first to third embodiments may be replaced with the gate electrode 21A of the semiconductor element 4 according to the fourth embodiment. The gate electrode 21A of the semiconductor element 5 according to the fifth embodiment may be replaced with the gate electrode 20 of each of the semiconductor elements 1 to 3 according to the first to third embodiments.
The metal layer 14 of the semiconductor element 2 according to the second embodiment may be omitted. The metal layer 15 of the semiconductor element 3 according to the third embodiment may be omitted.
The metal layer 14A of the semiconductor element 4 according to the fourth embodiment may be replaced with the metal layer 14 of the semiconductor element 1 according to the first embodiment 1. The metal layer 14A of the semiconductor element 4 according to the fourth embodiment may be omitted. The metal layer 15 of the semiconductor element 4 according to the fourth embodiment may be omitted.
The metal layer 14A of the semiconductor element 5 according to the fifth embodiment may be replaced with the metal layer 14 of the semiconductor element 1 according to the first embodiment. The metal layer 14A of the semiconductor element 5 according to the fifth embodiment may be omitted. The metal layer 15 of the semiconductor element 5 according to the fifth embodiment may be omitted.
The contact region 30 may be formed in the semiconductor elements 1 to 4 according to the first to fourth embodiments. Though the n-type MOSFET has been described as an example in each of the above-described embodiments, a p-type MOSFET may be employed. In this case, the drain layer 10, the drift region 11 and the source region 13 are of the p-type (second conduction type), and the base region 12 and the contact region 30 are of the n-type (first conduction type).
Number | Date | Country | Kind |
---|---|---|---|
2011-067087 | Mar 2011 | JP | national |