Claims
- 1. A semiconductor element, comprising:
a source region, a drain region, a channel forming region connection said source region and said drain region and a gate applying an electric field to said channel forming region, and a carrier confinement region isolated by said channel forming region and by a potential barrier between said channel forming region and the carrier confinement region, wherein said carrier confinement region is formed of a grain comprised of a conductor or a semiconductor and is disposed between said channel forming region and said gate and is surrounded by an insulator, wherein said carrier confinement region is smaller in width than said gate and wherein said grain size of said carrier confinement region has a diameter of no more than 10 nm and wherein a capacitance around said carrier confinement region is no more than 1 aF.
- 2. A semiconductor element according to claim 1, wherein grain size of said carrier confinement region has a diameter of no more than 30 nm.
- 3. A semiconductor element according to claim 1, wherein a plurality of said carrier confinement regions are provided.
- 4. A semiconductor element according to claim 1, wherein said carrier confinement region is comprised of silicon.
- 5. A semiconductor element according to claim 1, wherein said carrier confinement region is comprised of monocrystalline grains.
- 6. A semiconductor element according to claim 1, wherein said insulator is comprised of a silicon oxide.
- 7. A semiconductor element according to claim 1, wherein the length and width of said gate are smaller than 1 micron.
- 8. A semiconductor element comprising:
a source region, a drain region, a channel forming region connecting said source region and said drain region and a gate applying an electric field to said channel forming region, and a carrier confinement region isolated by said channel forming region and by a potential barrier between said channel forming region and the carrier confinement region; and means for reducing a capacitance between the gate and the channel forming region by setting a grain size of the carrier confinement region to be a diameter of no more than 10 nm so that a capacitance around said carrier confinement region is no more than 1 aF.
Priority Claims (2)
Number |
Date |
Country |
Kind |
05-204922 |
Aug 1993 |
JP |
|
05-291638 |
Nov 1993 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of Ser. No. 08/778,260 filed on Jan. 8, 1997; which is a continuation application of Ser. No. 08/291,752 filed on Aug. 16, 1994, the entire disclosures of which are hereby incorporated by reference.
Continuations (5)
|
Number |
Date |
Country |
Parent |
09915588 |
Jul 2001 |
US |
Child |
10650732 |
Aug 2003 |
US |
Parent |
09521970 |
Mar 2000 |
US |
Child |
09915588 |
Jul 2001 |
US |
Parent |
09126437 |
Jul 1998 |
US |
Child |
09521970 |
Mar 2000 |
US |
Parent |
08778260 |
Jan 1997 |
US |
Child |
09126437 |
Jul 1998 |
US |
Parent |
08291752 |
Aug 1994 |
US |
Child |
08778260 |
Jan 1997 |
US |