Claims
- 1. A semiconductor memory comprising:
a field effect transistor having a source, a drain and a gate; a carrier confinement region formed of a conductor or a semiconductor; a data line; and a word line; said word line controlling a gate potential of said field effect transistor; and said carrier confinement region being connected to said data line through a source-drain path of the field effect transistor, wherein said gate potential in an information read operation is set to be positive relative to a source potential of said field effect transistor.
- 2. A semiconductor memory according to claim 1, wherein said gate potential is set at zero in an information hold state.
- 3. A semiconductor memory according to claim 1, wherein said gate potential in an information write operation is set to be positive relative to a source potential of said field effect transistor, and the relative magnitude of said gate potential to said source potential in an information write operation is larger than that in an information read operation.
Priority Claims (2)
Number |
Date |
Country |
Kind |
05-204922 |
Aug 1993 |
JP |
|
05-291638 |
Nov 1993 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of Ser. No. 08/778,260 filed on Jan. 8, 1997; which is a continuation application of Ser. No. 08/291,752 filed on Aug. 16, 1994, the entire disclosures of which are hereby incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09521970 |
Mar 2000 |
US |
Child |
09943444 |
Aug 2001 |
US |