Claims
- 1. A semiconductor integrated circuit device adapted to be used for testing performance of a semiconductor chip, said device comprising: a base film made of insulating material; a wiring pattern of a predetermined shape formed on said base film and having a chip connecting region; a semiconductor chip provided on said base film and having electrode terminals in contact with the chip-connecting region of said wiring pattern; and a flexible protective film having an insulating property which adheres to said base film, covers said semiconductor chip and said chip-connecting region of the wiring pattern, and maintains a vacuum in order to hold said semiconductor chip in electrical contact with the wiring pattern.
- 2. A semiconductor integrated circuit device adapted to be used for testing performance of a semiconductor chip, said device comprising: a base film made of insulating material having two opposing planar sides, said film having a chip connecting region; a wiring pattern of a predetermined shape formed on the first side of said base film, wherein the chip-connecting region of said wiring pattern penetrates through said base film so as to be exposed to the second side of said base film; a semiconductor chip provided on the second side of said base film and having electrode terminals in contact with said chip-connecting region of said wiring pattern; and a flexible protective film having an insulating property, wherein said flexible protective film is adhered onto said base film such that said flexible protective film covers at least the overall semiconductor chip and maintains a vacuum in order to hold said semiconductor chip in electrical contact with the wiring pattern.
- 3. The device of claim 1 which further comprises an adhesive disposed substantially surrounding the perimeter of said semiconductor chip to cover said semiconductor chip and said chip-connecting region of said wiring pattern to hold said semiconductor chip in electrical contact with said wiring pattern.
- 4. The device of claim 1 which further comprises a thermo-compression region substantially surrounding the perimeter of said semiconductor chip to cover said semiconductor chip and said chip-connecting region of said wiring pattern to hold said semiconductor chip in electrical contact with said wiring pattern.
- 5. The device of claim 2 which further comprises an adhesive disposed substantially surrounding the perimeter of said semiconductor chip to cover said semiconductor chip and said chip-connecting region of said wiring pattern to hold said semiconductor chip in electrical contact with said wiring pattern.
- 6. The device of claim 2 which further comprises a thermo-compression region substantially surrounding the perimeter of said semiconductor chip to cover said semiconductor chip and said chip-connecting region of said wiring pattern to hold said semiconductor chip in electrical contact with said wiring pattern.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-031059 |
Mar 1994 |
JPX |
|
Parent Case Info
This is a continuation of application No. 08/647,282, filed May 13, 1996, now abandoned, which in turn is a continuation of 08/394,871, filed Feb. 27, 1995, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 212 994 |
Aug 1985 |
EPX |
502710 |
Mar 1992 |
EPX |
514637 |
Nov 1992 |
EPX |
2810054 |
Mar 1978 |
DEX |
1-206651 |
Aug 1989 |
JPX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
647282 |
May 1996 |
|
Parent |
394871 |
Feb 1995 |
|