Claims
- 1. A semiconductor memory device reading out data an access time after receiving a command signal, comprising:a decoding unit receiving the command signal and an address signal for selecting one of a plurality of word lines coupled with memory cells; and sense amplifiers for amplifying voltages on bit lines coupled to said memory cells; wherein said decoding unit receiving a first command signal and a second command signal following the first command signal for a time interval, and the time interval is shorter than the access time, and wherein said sense amplifiers have an active period independent of a burst length.
- 2. A semiconductor memory device reading out data an access time after receiving a command signal, comprising:a decoding unit receiving the command signal and an address signal for selecting one of a plurality of word lines coupled with memory cells; and a precharge signal generation unit generating an internal precharge signal a constant delay time after receiving a row access signal from said decoding unit; wherein said decoding unit receiving a first command signal and a second command signal following the first command signal for a time interval, and the time interval is shorter than the access time.
- 3. A semiconductor memory device comprising:a mode resistor storing a burst length; bit lines coupled to memory cells; and sense amplifier for amplifying voltages on said bit lines for an active period; wherein said active period is independent of the burst length.
- 4. The semiconductor memory device as claimed in claim 3, wherein the active period of said sense amplifiers is constant regardless of the burst length.
- 5. A semiconductor memory device comprising:a memory cell array block including a plurality of sub memory cell array blocks; a sense amplifier column associated with said memory cell array block, the sense amplifier column including a plurality of sense amplifier blocks, each associated with corresponding sub memory cell array block; a column decoder receiving a column address to output a column block select signal; a sense amplifier driving signal generating circuit for driving specified sense amplifier block among the plurality of sense amplifier blocks in response to said column block select signal.
- 6. The semiconductor memory device as claimed in claim 5, wherein said semiconductor memory device receives a row address in a first clock cycle and receivers the column address in a next clock cycle to the first clock cycle.
- 7. The semiconductor memory device as claimed in claim 5, wherein said semiconductor memory device receives a row address and the column address in the same clock cycle.
- 8. The semiconductor memory device as claimed in claim 5, further comprising:main word lines arranged in said memory cell array block; sub word lines arranged in said sub memory cell array blocks; a main word decoder associated with said memory cell array block, for selecting one of said main word lines; and sub word decoders, each associated with corresponding sub memory cell array block, for activating one of said sub word lines in response to selected one of said main word lines and said column block select signal.
- 9. The semiconductor memory device as claimed in claim 5, wherein each said sense amplifier block includes a plurality of sense amplifiers and wherein each said sub memory cell array block includes a plurality of bit lines and a plurality of bit line isolation transistors between said bit lines and said sense amplifiers,the semiconductor memory device further comprising: bit line transfer signal generation circuits, each associated with corresponding sub memory cell array block, for activating said bit line isolation transistors in response to said column block select signal.
- 10. The semiconductor memory device as claimed in claim 5, wherein each said sense amplifier block includes a plurality of sense amplifiers, wherein each said sub memory cell array block includes a plurality of bit lines, and wherein each sense amplifier includes a sense transistor having a gate coupled to corresponding one of said bit lines, the sense transistor drives a data bus in response to a voltage on said corresponding one of said bit lines.
Priority Claims (3)
Number |
Date |
Country |
Kind |
9-145406 |
Jun 1997 |
JP |
|
9-215047 |
Aug 1997 |
JP |
|
9-332739 |
Dec 1997 |
JP |
|
Parent Case Info
This application is a divisional application filed under 37 CFR § 1.53(b) of parent application Ser. No. 09/147,600, filed Jan. 29, 1999 now U.S. Pat. No. 6,088,291, which is a 371 of PCT/JP98/02443 filed Jun. 3, 1998.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4376989 |
Takemae |
Mar 1983 |
|
6088291 |
Fujioka |
Jul 2000 |
|
Foreign Referenced Citations (13)
Number |
Date |
Country |
60-689 |
Jan 1985 |
JP |
63-247995 |
Oct 1988 |
JP |
1-286197 |
Nov 1989 |
JP |
4-147492 |
May 1992 |
JP |
6-84351 |
Mar 1994 |
JP |
6-168590 |
Jun 1994 |
JP |
7-45067 |
Feb 1995 |
JP |
7-254278 |
Oct 1995 |
JP |
8-17184 |
Jan 1996 |
JP |
9-63264 |
Mar 1997 |
JP |
9-161471 |
Jun 1997 |
JP |
9-180437 |
Jul 1997 |
JP |
9-180455 |
Jul 1997 |
JP |