1. Field of the Invention
The present invention relates to semiconductor packages, semiconductor substrates, semiconductor structures and fabrication methods thereof, and more particularly, to a flip-chip semiconductor package, a semiconductor substrate, a semiconductor structure and a fabrication method thereof
2. Description of Related Art
Along with the rapid development of electronic industries, electronic products have been reduced in size and developed towards high performance, high functionality and high speed. To meet the high integration and miniaturization requirements of semiconductor devices, flip-chip packaging technologies have been developed to increase the wiring density. To fabricate semiconductor chips for flip-chip processing, a semiconductor wafer comprised of a plurality of semiconductor chips is cut along cutting paths to singulate the semiconductor chips. Before the cutting process, a passivation layer made of such as polyimide is generally formed on the wafer. Since the passivation layer increases the cutting difficulty and easily causes damages to a cutting tool, the passivation layer is not formed on the cutting paths.
However, under a reliability test of the semiconductor element 10, since there are great stresses on four corners of the semiconductor element 10, delamination easily occurs between the encapsulant 15 and the semiconductor element 10. As such, delamination easily occurs between the insulating layer 12 and the semiconductor element 10 and extends to the electrode pads 100 of the active surface 10a of the semiconductor element 10, as shown in dashed lines of
Therefore, how to overcome the above-described drawbacks has become urgent.
In view of the above-described drawbacks, the present invention provides a fabrication method of a semiconductor substrate, which comprises the steps of: providing a substrate body having a plurality of semiconductor elements and a plurality of cutting portions, wherein each of the semiconductor elements has opposite active and non-active surfaces, and the cutting portions are defined around peripheries of the semiconductor elements; and forming an insulating layer on the substrate body for covering the semiconductor elements and the cutting portions; and forming a plurality of recessed portions in the insulating layer.
The present invention further provides a semiconductor substrate, which comprises: a substrate body having a plurality of semiconductor elements and a plurality of cutting portions, wherein each of the semiconductor elements has opposite active and non-active surfaces, and the cutting portions are defined around peripheries of the semiconductor elements; and an insulating layer formed on the substrate body for covering the semiconductor elements and the cutting portions, wherein the insulating layer has a plurality of recessed portions.
In the above-described substrate and fabrication method thereof, a plurality of cutting grooves can further be formed in the insulating layer corresponding to the cutting portions, respectively, and the cutting grooves can have a width greater than that of the recessed portions. Each of the cutting portions can have two of the recessed portions formed thereon and the cutting groove corresponding to the cutting portion can be formed between the two recessed portions. In the above-described substrate and fabrication method thereof, the recessed portions can be formed on the active surfaces of the semiconductor elements and each of the cutting grooves can be formed between the recessed portions of two adjacent ones of the semiconductor elements.
In the above-described substrate and fabrication method thereof, the recessed portions can be formed on the cutting portions. The cutting portions can be partially exposed from the recessed portions or the recessed portions can extend into the cutting portions.
The present invention further provides a fabrication method of a semiconductor package, which comprises the steps of: providing a semiconductor structure, wherein the semiconductor structure comprises a semiconductor element having an active surface with a plurality of electrode pads and a non-active surface opposite to the active surface, a stopping portion formed at edges of the semiconductor element and an insulating layer formed on the active surface of the semiconductor element and the stopping portion and exposing the electrode pads of the semiconductor element, the insulating layer having at least a recessed portion; disposing the semiconductor structure on a packaging substrate via the active surface thereof; and forming an encapsulant between the packaging substrate and the insulating layer.
In the above-described fabrication method of a semiconductor package, forming the semiconductor structure can comprise the steps of: providing a substrate body having a plurality of semiconductor elements and a plurality of cutting portions, wherein the cutting portions are defined around peripheries of the semiconductor elements; forming an insulating layer on the substrate body for covering the semiconductor elements and the cutting portions; forming a plurality of recessed portions in the insulating layer; cutting along the cutting portions to singulate the semiconductor elements, wherein portions of the cutting portions remain at edges of the semiconductor elements and serve as stopping portions of the semiconductor elements.
In the above-described fabrication method of a semiconductor package, the recessed portion can be formed by laser or exposure and development.
The present invention further provides a semiconductor package, which comprises: a packaging substrate; a semiconductor element having an active surface with a plurality of electrode pads and a non-active surface opposite to the active surface, wherein the semiconductor element is disposed on the packaging substrate via the active surface thereof; a stopping portion formed at edges of the semiconductor element; an insulating layer formed on the active surface of the semiconductor element and the stopping portion and exposing the electrode pads of the semiconductor element, wherein the insulating layer has at least a recessed portion; and an encapsulant formed between the packaging substrate and the insulating layer.
The present invention further provides a semiconductor structure, which comprises: a semiconductor element having an active surface with a plurality of electrode pads and a non-active surface opposite to the active surface; a stopping portion formed at edges of the semiconductor element; and an insulating layer formed on the active surface of the semiconductor element and the stopping portion and exposing the electrode pads of the semiconductor element, wherein the insulating layer has at least a recessed portion.
In the above-describe semiconductor package and fabrication method thereof, the recessed portion can face the packaging substrate.
In the above-describe semiconductor package and fabrication method thereof, the electrode pads of the semiconductor element can be electrically connected to the packaging substrate through a plurality of conductive elements.
In the above-describe semiconductor package and fabrication method thereof and the semiconductor structure, the stopping portion can be made of a semiconductor material. The stopping portion and the semiconductor element can be integrally formed.
In the above-describe semiconductor package and fabrication method thereof and the semiconductor structure, the recessed portion can be formed on the active surface of the semiconductor element. Further, the active surface of the semiconductor element can be partially exposed from the recessed portion.
In the above-describe semiconductor package and fabrication method thereof and the semiconductor structure, the recessed portion can be formed on the stopping portion.
Further, the stopping portion can be partially exposed from the recessed portion or the recessed portion can extend into the stopping portion.
Further, the recessed portion can have a linear shape or a ring shape.
Therefore, the recessed portion of the present invention separates the portion of the insulating layer on the stopping portion from the portion of the insulating layer on the semiconductor element such that during a reliability test, delamination occurring between the insulating layer and the stopping portion can be prevented from extending to the active surface of the semiconductor element, thereby increasing the product yield.
The following illustrative embodiments are provided to illustrate the disclosure of the present invention, these and other advantages and effects can be apparent to those in the art after reading this specification.
It should be noted that all the drawings are not intended to limit the present invention. Various modifications and variations can be made without departing from the spirit of the present invention. Further, terms such as “first”, “second”, “bottom”, “a” etc. are merely for illustrative purposes and should not be construed to limit the scope of the present invention.
In the present embodiment, the substrate body 2a is a silicon wafer. Each of the semiconductor elements 20 has an active surface 20a with a plurality of electrode pads 200 and a non-active surface 20b opposite to the active surface 20a.
Further, a seal ring 201 is formed along edges of the active surface 20a of each of the semiconductor elements 20, as shown in
Referring to
In the present embodiment, the insulating layer 22 is a passivation layer, which can be made of such as polyimide (PI), benezocyclobutene (BCB) or polybenzoxazole (PBO). Further, the insulating layer 22 has a plurality of openings 222 for exposing the electrode pads 200 of the semiconductor elements 20.
The recessed portions 220 can be formed by laser or exposure and development. The recessed portions 220 can have a linear shape (recessed portions 320 of
Further, referring to
In other embodiments of the semiconductor substrate 2a′, if the recessed portions 220′ are formed on the active surfaces 20a of the semiconductor elements 20, a cutting groove 221 can be formed between the recessed portions 220′ of any two adjacent semiconductor elements 20.
Referring to
In the present embodiment, the semiconductor element 20, the stopping portion 23 and the insulating layer 22 form a semiconductor structure 2b. The semiconductor element 20 has side surfaces 20c connecting the active surface 20a and the non-active surface 20b thereof, and the stopping portion 23 is defined on the side surfaces 20c of the semiconductor element 20.
The stopping portion 23 can be made of a semiconductor material and integrally formed with the semiconductor element 20.
Further, the stopping portion 23 is partially exposed from the recessed portions 220. Referring to
In the present embodiment, the electrode pads 200 of the semiconductor element 20 are electrically connected to the packaging substrate 24 through a plurality of conductive elements 26. The conductive elements 26 can be formed before or after the singulation process according to the practical need.
The encapsulant 25 can be made of an underfill or a molding compound. Referring to
Referring to
Therefore, by forming the recessed portions 220, 220′ that separate the portion of the insulating layer 22 on the active surface 20a of the semiconductor element 20 and the portion of the insulating layer 22 on the stopping portion 23, the present invention allows the encapsulant 25 to cover more side surfaces of the insulating layer 22b. Therefore, during a reliability test, referring to
The semiconductor substrate 2a′ of the present invention has a substrate body 2a having a plurality of semiconductor elements 20 and an insulating layer 22 formed on the substrate body 2a.
Each of the semiconductor elements 20 has an active surface 20a and a non-active surface 20b opposite to the active surface 20a. A plurality of cutting portions 21 are defined around peripheries of the semiconductor elements 20. The semiconductor elements 20 and the cutting portions 21 are covered by the insulating layer 22 and a plurality of recessed portions 220 are formed in the insulating layer 22.
In an embodiment, the insulating layer 22 further has a plurality of cutting grooves 221 corresponding to the cutting portions 21, respectively. The cutting grooves 221 have a width r greater than the width w of the recessed portions 220. Each of the cutting portions 21 can have two recessed portions 220 and the cutting groove 221 corresponding to the cutting portion 21 is formed between the two recessed portions 220. Alternatively, the recessed portions 220′, 320, 320′ are formed on the active surfaces 20a of the semiconductor elements 20 and each of the cutting grooves 221 is formed between the recessed portions 220′ of any two adjacent semiconductor elements 20.
The semiconductor structure 2b of the present invention has: a semiconductor element 20, a stopping portion 23 and an insulating layer 22.
Further, the semiconductor package 2 has: a semiconductor structure 2b, a packaging substrate 24 and an encapsulant 25. The semiconductor element 20 has an active surface 20a with a plurality of electrode pads 200 and a non-active surface 20b opposite to the active surface 20a. The semiconductor element 20 is disposed on the packaging substrate 24 via the active surface 20a thereof. The electrode pads 200 are electrically connected to the packaging substrate 24 through a plurality of conductive elements 26.
The stopping portion 23 is formed at edges of the semiconductor element 20. The stopping portion 23 can be made of a semiconductor material and integrally formed with the semiconductor element 20.
The insulating layer 22 is formed on the active surface 20a of the semiconductor element 20 and the stopping portion 23 and exposing the electrode pads 200 of the semiconductor element 20. The insulating layer 22 has at least a recessed portion 220, 220′, and the recessed portion 220, 220′ faces the packaging substrate 24.
The encapsulant 25 is formed between the packaging substrate 24 and the active surface 20a (or the insulating layer 22).
In an embodiment, the recessed portion 220, 220″ is formed on the stopping portion 23. Further, the stopping portion 23 is partially exposed from the recessed portion 220 or the recessed portion 220″ extends into the stopping portion 23.
In an embodiment, the recessed portion 220′, 320, 320′ is formed on the active surface 20a. Further, the active surface 20a is partially exposed from the recessed portion 220′.
In an embodiment, the recessed portion 320, 320′ has a linear shape or a ring shape. Therefore, the recessed portion of the present invention causes the insulating layer to have a discontinuous structure such that during a reliability test, delamination of the insulating layer can be stopped by the recessed portion so as not to extend to the active surface of the semiconductor element, thereby increasing the product yield.
The above-described descriptions of the detailed embodiments are only to illustrate the preferred implementation according to the present invention, and it is not to limit the scope of the present invention. Accordingly, all modifications and variations completed by those with ordinary skill in the art should fall within the scope of present invention defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
102123429 | Jul 2013 | TW | national |
Number | Date | Country | |
---|---|---|---|
Parent | 14085959 | Nov 2013 | US |
Child | 15424116 | US |