The invention relates to electronic semiconductor chip packages and manufacturing. More particularly, the invention relates to vertically stacked semiconductor chip assemblies with improved interposing layers between semiconductor chips and underlying layers, and to associated methods for their manufacture.
There is an ongoing need to minimize the size of electronic apparatus. At the same time, the demand for increased features results in an increase in the number of components in a given package. Efforts are continuously being made to design and manufacture chips and packages with reduced area, but attempts to increase density while reducing area eventually reach a practical limit. As designers attempt to maximize the use of substrate, semiconductor chip, and system area, vertical stacking of system components becomes increasingly attractive.
Generally, semiconductor chip packages are constructed in layered assemblies by mounting a semiconductor chip to the surface of a substrate or another packaged semiconductor chip, often with exposed surface contacts provided for making electrical connections. In such assemblies, it is known in the arts to mount one semiconductor chip on another chip or substrate using an interposing layer made from a film provided with adhesive surfaces, or an adhesive applied as a semi-viscous paste and allowed to cure to form a solid interposing layer.
It is known in the arts to go to great lengths to keep the assembly process free of contaminants such as debris particles from the surrounding environment. Despite the best of such efforts, however, debris may nevertheless be introduced into the assembly through imperfect cleaning of chips or other assembly components. The presence of debris particles in completed semiconductor chip package assemblies often results in defects leading to lower yield from manufacturing processes, and increased costs. Due to these and other technological problems, improved vertically stacked semiconductor chip assemblies less susceptible to debris defects, and methods for their manufacture, would be useful and advantageous contributions to the art. The present invention is directed to overcoming, or at least reducing, problems present in the prior art, and contributes one or more heretofore unforeseen useful advantages.
In carrying out the principles of the present invention, in accordance with preferred embodiments thereof, the invention provides novel and useful improvements for vertically stacked semiconductor chip assemblies. Through diligent study and persistent experimentation it has been determined that in spite of significant efforts made to exclude contaminants from the assembly process, problems associated with techniques known in the art include a tendency to trap debris in locations detrimental to the operation of the assembly.
It has been observed that, using assembly approaches common in the arts, often one or more semiconductor chip in a stack has debris such as minute silicon particles present despite efforts to clean stack components prior to assembly. The debris particles observed are generally a product of the saw singulation of individual chips mass-produced on a wafer. These debris particles, relatively harmless when present on an inactive area of a chip surface, are sometimes moved to an active electrical contact area by handling, and/or by the application of chip attach adhesive interposed between stack components during package assembly. The result may be an electrical short, open circuit, current leakage, increased resistance, increased parasitic capacitance, a poorly bonded contact, or other problem due to the ill-placed debris particle(s). Ongoing efforts to eliminate the presence of debris particles are not one hundred percent successful.
According to one aspect of the invention, in an example of a preferred embodiment, a semiconductor chip assembly using the invention includes a semiconductor chip affixed to the surface of a substrate with a laminated interposing layer therebetween. The laminated interposing layer includes a first adhesive material and a second adhesive material.
According to another aspect of the invention, in a preferred embodiment, a semiconductor chip assembly includes a laminated interposing layer between two assembly components wherein at least one adhesive material of the laminated interposing layer includes an adhesive film.
According to another aspect of the invention, in a vertically stacked semiconductor chip assembly incorporating an interposing layer as described above, in a preferred embodiment, a first semiconductor chip is affixed to a second semiconductor chip with a laminated interposing layer therebetween, including a first adhesive material and a second adhesive material.
According to yet another aspect of the invention, in an example of a preferred embodiment, a vertically stacked semiconductor chip assembly includes a laminated interposing layer as described above wherein at least one adhesive material is a curable semi-viscous adhesive.
According to still another aspect of the invention, an exemplary method for making a vertically stacked semiconductor chip assembly includes the steps of applying a first adhesive material to a surface of a first semiconductor chip and applying a second adhesive material to a surface of a substrate. Thereafter, the first and second adhesive materials are joined to form a laminated interposing layer between the first chip and the substrate.
The invention has advantages including but not limited to one or more of the following: prevention of debris movement into disadvantageous locations during semiconductor package assembly; capturing debris in less detrimental locations during semiconductor package assembly; high conformability of interposing layers between stack components; excellent adhesion of interposing layers to adjacent stack components; reduced defects in completed assemblies; and reduced cost. These and other features, advantages, and benefits of the present invention can be understood by one of ordinary skill in the arts upon careful consideration of the detailed description of representative embodiments of the invention in connection with the accompanying drawings.
The present invention will be more clearly understood from consideration of the following detailed description and drawings in which:
The drawings are not to scale, and some features of embodiments shown and discussed are simplified or amplified for illustrating principles and features, as well as anticipated and unanticipated advantages of the invention.
While the making and using of various exemplary embodiments of the present invention are discussed herein, it should be appreciated that the present invention provides inventive concepts which can be embodied in a wide variety of specific semiconductor chip package contexts. It should be understood that the invention may be practiced with vertically stacked semiconductor package-on-package (POP) assemblies, similarly stacked assemblies, and associated manufacturing processes of various types and materials without altering the principles of the invention. For purposes of clarity, detailed descriptions of functions and systems familiar to those skilled in the semiconductor chip, packaging, and manufacturing arts are not included.
In general, the invention provides vertically stacked semiconductor chip assemblies using laminated interposing layers, which preferably include at least one film layer, for vertically coupling layers of the stack assembly. Features of the invention are advantageous in terms of reducing detrimental effects of debris in stacked semiconductor assemblies, and even in providing potential benefits in terms of increased mechanical strength and durability.
Referring initially to
The possible variations of implementations of the invention are many and cannot, and need not, all be shown. An additional example of an alternative preferred embodiment of the invention possessing distinct advantages is shown in
The illustrated embodiments of the laminated interposing layer of the invention are exhibited to possess unexpected advantages in terms of reductions in potential defects from debris in addition to other advantages referenced herein. The methods and laminated interposing layers of the invention provide one or more advantages such as, but not limited to, surprisingly effective reduction of debris problems, increased reliability, improved mechanical bonds between stack components, and reduced costs. While the invention has been described with reference to certain illustrative embodiments, those described herein are not intended to be construed in a limiting sense. For example, variations or combinations of steps or materials in the embodiments shown and described may be used in particular cases without departure from the invention. Various modifications and combinations of the illustrative embodiments as well as other advantages and embodiments of the invention will be apparent to persons skilled in the arts upon reference to the drawings, description, and claims.