Claims
- 1. A semiconductor module having a parallel connection of an insulated gate bipolar transistor and a diode between a pair of terminals therefor, characterized in that the diode comprises:
- a first semiconductor region of a first conductivity type having a main surface;
- a second semiconductor region of a second conductivity type extending from a plurality of selected portions of said main surface into the inside of said first semiconductor region;
- a third semiconductor region of the second conductivity type extending from said main surface into the inside of said first semiconductor region and across adjacent portions of said second semiconductor region, said third semiconductor region having a depth smaller than that of said second semiconductor region;
- a first electrode formed on said main surface so as to form an ohmic junction with said second semiconductor region and to form a Schottky junction with said third semiconductor region; and
- a second electrode provided so as to form an ohmic junction with said first semiconductor region.
- 2. A semiconductor module having a parallel connection of an insulated gate bipolar transistor and a diode between a pair of terminals therefor, characterized in that the diode comprises:
- a semiconductor substrate having a pair of first and second main surfaces opposite to each other and having, between said pair of main surfaces, a first semiconductor region of a first conductivity type adjacent to said first main surface, a second semiconductor region of the first conductivity type adjacent to both said first semiconductor region and said second main surface and having an impurity concentration lower than that of said first semiconductor region, a third semiconductor region of a second conductivity type extending from said second main surface into the inside of said second semiconductor region so as to form small areas and an annular are surrounding said small areas, and having an impurity concentration higher than that of said second semiconductor region, and a fourth semiconductor region of the second semiconductor type extending from said second main surface into the inside of said second semiconductor region so as to be located on portions of said second semiconductor region which are exposed among said small and annular areas of said third semiconductor region, said fourth semiconductor region having a thickness thinner than that of said third semiconductor region and having an impurity concentration lower than that of said third semiconductor region;
- a first electrode provided at said first main surface of said semiconductor substrate so as to be in ohmic contact with said first semiconductor region; and
- a second electrode provided at said second main surface of said semiconductor substrate so as to be in ohmic contact with said third semiconductor region and so as to be in contact through a Schottky barrier with said third semiconductor region.
- 3. A semiconductor module having a parallel connection of an insulated gate bipolar transistor and a diode between a pair of terminals thereof, characterized in that the diode comprises:
- a first semiconductor region of a first conductivity type;
- a second semiconductor region of a second conductivity type extending from one surface of said first semiconductor region into the inside of said first semiconductor region so as to form small areas and an annular area surrounding said small areas, and having an impurity concentration higher than that of said first semiconductor region;
- a third semiconductor region of the second conductivity type extending from said one surface of said first semiconductor region into the inside of said first semiconductor region so as to be located on portions of said first semiconductor region which are exposed among said small and annular areas of said second semiconductor region, said third semiconductor region having a thickness thinner than that of said second semiconductor region and having an impurity concentration lower than that of said second semiconductor region;
- a fourth semiconductor region of the first conductivity type provided so as to be adjacent to said first semiconductor region at an opposite side to said one surface, said fourth semiconductor region partly extending to said one surface so as to be exposed at said one surface and having an impurity concentration higher than that of said first semiconductor region;
- a first electrode provided so as to be in ohmic contact with said second semiconductor region and so as to be in contact through a Schottky barrier with said third semiconductor region; and
- a second electrode provided so as to be in ohmic contact with the portion of said fourth semiconductor region which is exposed at said one surface.
- 4. A semiconductor according to claim 3, in which, when a forward current with a current density J.sub.F is passed between said first and second electrodes, the relation ##EQU4## is established in a forward voltage V.sub.F range of 0.1 (V) to 0.3 (V), where k represents the Boltzmann constant, l represents the quantity of electron charges, and T represents the absolute temperature.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-045434 |
Feb 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/660,872 filed Feb. 26, 1991, now U.S. Pat. No. 5,101,244 issued Mar. 31, 1992.
Foreign Referenced Citations (1)
Number |
Date |
Country |
58-60577 |
Apr 1983 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Baciga et al., "The Merged P-I-N Schottky (MPS) Rectifier: A High-Voltage, High-Speed Power Diode", IEEE International Electron Devices Meeting, 1987, pp. 658-661. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
660872 |
Feb 1991 |
|