This disclosure relates to the field of semiconductor technology, and more particularly, to a semiconductor structure and a method for manufacturing the semiconductor structure.
In the related art, the metal conductive material filled in the via will affect the surrounding lattice of the via portion during the thermal expansion process, or directly cause the deformation of the upper metal layer, thereby affecting the performance of the semiconductor structure.
The disclosure provides a semiconductor structure and a method for manufacturing the semiconductor structure.
According to a first aspect of the disclosure, a semiconductor structure is provided, including:
a base; and
a conductive portion, arranged in the base, including a via portion and a first conductive layer, where the first conductive layer is connected with the via portion and arranged above the via portion;
herein, an air gap is arranged in the base, and one end of the air gap is configured to expose the conductive portion.
According to a second aspect of this disclosure, a method for manufacturing a semiconductor structure is provided, including:
providing a base body, where a conductive portion is formed in the base body, and the conductive portion includes a via portion and a first conductive layer, the first conductive layer being connected with the via portion and arranged above the via portion; and
forming an opening on the base body, where the opening is configured to expose the conductive portion and serve as an air gap.
By considering the following detailed description of the preferred embodiments of the disclosure in combination with the accompanying drawings, various objectives, features, and advantages of the disclosure will become more apparent. The drawings are not necessarily drawn to scale but merely exemplary illustrations of the disclosure. In the drawings, the same reference numerals always refer to the same or similar component.
The reference numerals are explained as follows:
10: base; 11: air gap; 12: silicon substrate; 13: insulating layer; 20: conductive portion; 21: via portion; 22: first conductive layer; 221: via; 30: second conductive layer; 31: connecting column;
14: opening; 15: first insulating layer; 16: groove; 17: bottom insulating layer; 18: sidewall insulating layer; 19: second insulating layer; 151: insulating covering layer.
Typical embodiments embodying the features and advantages of the disclosure will be described in detail in the following description. It should be understood that the disclosure can have various changes in different embodiments, which do not depart from the scope of the disclosure, and the description and figures therein are essentially for illustrative purposes, rather than limiting the disclosure.
In the following description of different exemplary embodiments of the disclosure, reference may be made to the figures, which form a part of the disclosure. And different exemplary structures, systems, and steps that can implement various aspects of the disclosure may be shown by the way of example. It should be understood that other specific solutions of components, structures, exemplary devices, systems, and steps can be used, and structural and functional modifications can be made without departing from the scope of the disclosure. Moreover, although the terms of “above”, “between”, “within”, etc. may be used in the specification to describe different exemplary features and elements of the disclosure, these terms are used herein for convenience only, for example, according to the directions of the examples in the figures. Nothing in the specification should be understood as requiring a specific three-dimensional direction of the structure to fall within the scope of the disclosure.
An embodiment of the disclosure provides a semiconductor structure. Referring to
The semiconductor structure of the disclosure includes the base 10 and the conductive portion 20 that includes the via portion 21 and the first conductive layer 22. By arranging the air gap 11 in the base 10 and exposing the air gap 11 to the conductive portion 20 in the base 10, a part of the conductive material of the conductive portion 20 may enter the air gap 11 during the thermal expansion of the conductive material in the via portion 21, so as to avoid squeezing the surrounding lattice of the via portion 21.
Specifically, as shown in
In an embodiment, the via portion 21 may include copper (Cu), tungsten (W) and other conductive materials related to an integrated circuit. The via portion 21 may be interpreted as a via formed in the base 10 where the conductive material is filled in the via. In the embodiment, the via may be filled with copper.
In some embodiments, the via portion 21 may be a silicon via.
In an embodiment, one end of the air gap 11 may be configured to expose a top end of the via portion 21. That is, after the via portion 21 being thermally expanded, the conductive material of the via portion 21 may directly enter the air gap 11, thereby prevent the conductive material from squeezing the surrounding lattice of the via portion 21 or other adjacent conductive layers.
It should be noted that the air gap 11 may include a first end and a second end. Both of the first end and the second end of the air gap 11 may be arranged in the base 10, a cavity may be formed in the air gap 11, and the top end of the via portion 21 may be directly connected with the first end or the second end of the air gap 11. Therefore, after the via portion 21 being thermally expanded, part of the conductive material of the via portion 21 can directly enter the air gap 11, thereby prevent conductive material from squeezing the surrounding lattice of the via portion 21 or other adjacent conductive layers.
In an embodiment, as shown in
Specifically, the via 221 may be formed inside of the first conductive layer 22, and part of the via 221 may be filled, and the other unfilled space may form at least part of the air gap 11. This arrangement can allow one end of the air gap 11 to expose the top end of the via portion 21, so as to ensure that part of the conductive materials of the via portion 21 can directly enter the air gap 11 after the via portion 21 being thermally expanded. Moreover, the filled part in the via 221 may not be the conductive material, so the arrangement of the via 221 can protect the first conductive layer 22 and also prevent other problems caused by the deformation (e.g., a fracture) of the first conductive layer 22. Due to the existence of the via 221, the thermal expansion of the first conductive layer 22 will also be released, so as to further protect the first conductive layer 22.
In some embodiments, a height of the air gap 11 may be equal to a height of the via 221; that is, the height of the air gap 11 may be equal to a thickness of the first conductive layer 22.
In some embodiments, the height of the air gap 11 may be greater than the height of the via 221; that is, the height of the air gap 11 may be greater than the thickness of the first conductive layer 22, so that the height of the air gap 11 will be high enough to form sufficient reserved space, to ensure that the conductive material of the via portion 21 can have sufficient expansion space after the thermal expansion of the via portion 21.
In some embodiments, the via 221 may be an edge cut, that is, it can be understood as a cutting part of the material at the edge of the first conductive layer 22, thereby forming an opening that can expose the top end of the via portion 21. Therefore, after the air gap 11 being formed, the top end of the via portion 21 may be exposed by the air gap 11.
In some embodiments, the via 221 may be arranged in a middle of the first conductive layer 22; that is, the via 221 may be an internal via with a circumferentially closed sidewall formed by the first conductive layer 22, which can be regarded as digging a via inside of the first conductive layer 22 to expose the top end of the via portion 21. Therefore, after the air gap 11 being formed, the top end of the via portion 21 may be exposed by the air gap 11.
It should be noted that the middle of the first conductive layer 22 may refer to a location other than the circumferential sidewall of the first conductive layer 22, which means that the via 221 does not intersect the circumferential sidewall of the first conductive layer 22.
It should be noted that the specific shape of the via 221 will not be limited, and it may be a polygonal hole, a circular hole, or a special-shaped hole, etc.
Correspondingly, the specific shape of the air gap 11 will not be limited, and it may be a polygonal hole, a circular hole, or a special-shaped hole, etc.
In one embodiment, an area of a cross section of the via 221 may be smaller than an area of a cross section of the via portion 21, so as to ensure that the first conductive layer 22 can be reliably connected with the via portion 21, and further to ensure that there will be a space for forming the air gap 11.
In one embodiment, the height of the air gap 11 may be greater than the thickness of the first conductive layer 22, so as to ensure that the air gap 11 may have enough space. Therefore, after the via portion 21 being thermally expanded, part of the conductive material of the via portion 21 can enter into the air gap 11.
In one embodiment, as shown in
As shown in
In one embodiment, the first conductive layer 22 may include a plurality of sub-conductive layers that are spaced apart from each other, and two adjacent sub-conductive layers from the plurality of sub-conductive layers may be configured to expose the top end of the via portion 21. At least part of the air gap 11 may be arranged between the two adjacent sub-conductive layers.
Compared with the via 221 arranged on the first conductive layer 22, this structure may form an exposed space through the plurality of sub-conductive layers that are spaced apart from each other. Therefore, the air gap 11 can be formed between two adjacent sub-conductive layers. For example, a plurality of sub-conductive layers parallel to each other can be provided, and at least part of the plurality of sub-conductive layers may be connected with the via portion 21. The plurality of sub-conductive layers may be all electrically connected. For example, the conductive layer may be arranged on the plurality of sub-conductive layers for electrical connection, or it may be connected with the second conductive layer 30 through the connecting column 31. That is, the electrical connection of the plurality of sub-conductive layers can also be realized. The electrical connection manner of the plurality of sub-conductive layers will not be limited here.
In one embodiment, one end of the air gap 11 may be configured to expose the top end of the first conductive layer 22, where the air gap 11 may be arranged directly above the via portion 21. In this way, even if one end of the air gap 11 is not directly connected with the via portion 21, since the via portion 21 and the air gap 11 are directly opposed to each other, even if via portion 21 is thermally expanded to squeeze the first conductive layer 22 between the via portion 21 and the air gap 11, the conductive material can be allowed to enter the air gap 11, thereby preventing the conductive material from squeezing the surrounding lattice of the via portion 21 or other adjacent conductive layers.
In one embodiment, the air gap 11 may include a plurality of air gap arranged at an interval, and each of the plurality of air gaps may be configured to expose the conductive portion, so that the conductive material can have sufficient expansion space.
In one embodiment, as shown in
Specifically, the silicon substrate 12 may be formed of a silicon-containing material. The silicon substrate 12 may be formed of any suitable material, for example, including at least one of silicon, single crystal silicon, amorphous silicon, silicon germanium, single crystal silicon germanium, silicon carbide, and sapphire.
The insulating layer 13 may include silicon dioxide (SiO2), silicon oxycarbide (SiOC), silicon nitride (SiN), silicon carbonitride (SiCN) and other insulating materials related to the integrated circuit. The insulating layer 13 may fill part of the via 221.
It should be noted that the silicon substrate 12 and the insulating layer 13 may also be provided with other conductive structures, which will not be limited herein, and can be selected according to the requirements in the related art.
The semiconductor structure of the disclosure may relate to a wafer process technology, in particular to a via portion manufacturing technology. In most of the via portion manufacturing technologies, copper metal will be filled in the via portion as the conductive material. However, excessive thermal expansion of copper will affect the surrounding lattice of the via portion or the deformation of the upper metal layer, which can lead to a reduction of the yield or the reliability of the chip in serious cases. Therefore, in related art, the upper metal layer usually does not arrange effective circuits, which wastes the chip design space and also affects the size of the chip. The semiconductor structure of the disclosure uses the air gap to prevent metal protrusions during copper thermal expansion, that is, the air gap 11 can be used as a buffer space during copper expansion to reduce the impact of metal thermal expansion on the upper circuit. In this way, the upper space of the via portion can be used for circuit design, and thus, the size of the chip design can be reduced.
In some embodiments, the via 221 may be a circular hole, the diameter of the via 221 may be between 1 μm and 10 μm, and the diameter of the via 221 may not be greater than the diameter of the via portion 21. In some embodiments, the diameter of the via 221 may be equal to half of the diameter of the via portion 21.
In some embodiments, the air gap 11 may be a circular hole, the diameter of the air gap 11 may be between 20 nm and 200 nm, and the height may be between 50 nm and 200 nm, and there may be one or more air gaps 11.
An embodiment of the disclosure further provides a method for manufacturing a semiconductor structure. Referring to
In the operation of S101, a base body is set, where a conductive portion 20 is formed in the base body, and the conductive portion 20 includes a via portion 21 and a first conductive layer 22. The first conductive layer 22 may be connected with the via portion 21 and arranged above the via portion 21.
In the operation of S103, an opening 14 is formed on the base body, where the opening is configured to expose the conductive portion 20 and serve as an air gap 11.
In the method for manufacturing the semiconductor structure according to one embodiment of the disclosure, by forming the air gap 11 in the base body, the air gap 11 may be configured to expose the conductive portion 20 arranged in the base body. Therefore, part of the conductive material of the conductive portion 20 can enter the air gap 11 during the thermal expansion of the conductive material of the via portion 21, so as to avoid squeezing the surrounding lattice of the via portion 21.
In some embodiments, as shown in
It should be noted that the bottom insulating layer 17 and the sidewall insulating layer 18 may include silicon dioxide (SiO2), silicon oxycarbide (SiOC), silicon nitride (SiN), silicon carbonitride (SiCN) and other insulating materials related to the integrated circuit.
The bottom insulating layer 17 and the sidewall insulating layer 18 may be insulating materials of the same material or insulating materials of different materials.
It should be noted that the forming process of the bottom insulating layer 17, the sidewall insulating layer 18, and the via portion 21 can be selected from a Physical Vapor Deposition (PVD) process, a Chemical Vapor Deposition (CVD) process, an Atomic Layer Deposition (ALD) process, an In-Situ Steam Generation (ISSG) process, and a Spin On Dielectric (SOD) process, etc., which will not be limited herein.
In one embodiment, the method for manufacturing the semiconductor structure may further include an operation of forming an insulating covering layer 151 that may be configured to cover a top end of the opening 14 on the base body, so that the air gap 11 may be formed in the base body.
In one embodiment, the opening 14 may be configured to expose the top end of the via portion 21; that is, after the via portion 21 being thermally expanded, the conductive material of the via portion 21 can directly enter the air gap 11, thereby preventing the conductive material from squeezing the surrounding lattice of the via portion 21 or other adjacent conductive layers.
In one embodiment, as shown in
In one embodiment, the operation of forming the opening 14 may include: forming a groove 16 on the first insulating layer 15, to expose part of the top end of the via portion 21; forming the first conductive layer 22 in the groove 16; forming a second insulating layer 19 that may be configured to cover the first conductive layer 22 on the first insulating layer 15; and forming the opening 14 on the second insulating layer 19 and the first insulating layer 15.
Specifically, the remaining part of the first insulating layer 15 may be surrounded by the groove 16, and the space occupied by the remaining part of the first insulating layer 15 may be the via 221 in the first conductive layer 22.
As shown in
On the basis of
On the basis of
On the basis of
On the basis of
It should be noted that the first insulating layer 15, the second insulating layer 19, and the insulating covering layer 151 may include silicon dioxide (SiO2), silicon oxycarbide (SiOC), silicon nitride (SiN), silicon carbonitride (SiCN) and other insulating materials related to the integrated circuit.
It should be noted that the forming process of the first insulating layer 15, the second insulating layer 19, and the insulating covering layer 151 can be selected from the Physical Vapor Deposition (PVD) process, the Chemical Vapor Deposition (CVD) process, the Atomic Layer Deposition (ALD) process, the In-Situ Steam Generation (ISSG) process, and the Spin On Dielectric (SOD) process, etc., which will not be limited herein.
The forming process of the opening 14 and the groove 16 may include a process of photolithography, a process of etching, etc. After each coating being formed, it can be treated in combination with a Chemical Mechanical Polishing (CMP) process to ensure the flatness of the coating. The first conductive layer 22 may be formed by a process of electroplating or sputtering, which will not be limited herein.
In one embodiment, the semiconductor structure may be formed by the aforementioned method for manufacturing the semiconductor structure. The method for manufacturing the semiconductor structure may further include the operation of forming the second conductive layer 30, etc., which will not be limited this time. The silicon substrate 12 and the aforementioned insulating layers may be all parts of the base 10. The bottom insulating layer 17, the sidewall insulating layer 18, the first insulating layer 15, the second insulating layer 19 and the insulating covering layer 151 may be all parts of the insulating layer 13.
After considering the specification and practicing the invention disclosed herein, those skilled in the art would easily conceive of other embodiments of the disclosure. The disclosure aims to cover various variation, usages or adaptive changes of the present invention, which follow the general principles of this disclosure and includes the common technical knowledge or commonly used technical means in the technical field not disclosed in this disclosure. The specification and exemplary embodiments are only considered exemplary, and the actual scope and spirit of the disclosure are pointed out by the preceding claims.
It should be understood that this disclosure is not limited to the precise structure that has been described above and shown in the figures, and various modifications and changes can be made without departing from the scope. The scope of this disclosure is only limited by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
202110259350.X | Mar 2021 | CN | national |
This is a continuation of International Application No. PCT/CN2021/110605, filed on Aug. 4, 2021 and entitled “Semiconductor Structure and Method for Manufacturing Semiconductor Structure”, which claims priority to Chinese patent application No. 202110259350.X, filed on Mar. 10, 2021 and entitled “Semiconductor Structure and Method for Manufacturing Semiconductor Structure”. The disclosures of International Application No. PCT/CN2021/110605 and Chinese patent application No. 202110259350.X are hereby incorporated by reference in their entireties.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2021/110605 | Aug 2021 | US |
Child | 17668644 | US |