Semiconductor structure

Information

  • Patent Grant
  • 6501121
  • Patent Number
    6,501,121
  • Date Filed
    Wednesday, November 15, 2000
    23 years ago
  • Date Issued
    Tuesday, December 31, 2002
    21 years ago
Abstract
A structure and method for forming a high dielectric constant device structure includes a monocrystalline semiconductor substrate and an insulating layer formed of an epitaxially grown oxide such as (A)y(TixM1-x)1-yO3, wherein A is an alkaline earth metal or a combination of alkaline earth metals and M is a metallic or semi-metallic element. Semiconductor devices formed in accordance with the present invention exhibit low leakage current density.
Description




FIELD OF THE INVENTION




This invention relates generally to semiconductor structures and devices and to a method for their fabrication, and more specifically to semiconductor structures and devices and to the fabrication and use of semiconductor structures, devices, and integrated circuits that include an epitaxially grown, high dielectric constant oxide to reduce leakage current density.




BACKGROUND OF THE INVENTION




Epitaxial growth of single crystal oxide thin films on silicon is of great interest in numerous device applications, such as, for example, ferroelectric devices, non-volatile high density memory devices and next-generation MOS devices. Also, in the preparation of these films, it is pivotal to establish an ordered transition layer or buffer layer on the silicon surface for the subsequent growth of the single crystal oxides, such as, for example, perovskites.




Some of these oxides, such as BaO and BaTiO


3


were formed on silicon (100) using a BaSi


2


(cubic) template by depositing one fourth monolayer of Ba on silicon (100) using molecular beam epitaxy at temperatures greater than 850° C. See, e.g., R. McKee et al.,


Appl. Phys. Lett


. 59(7), p. 782-784 (Aug. 12, 1991); R. McKee et al.,


Appl. Phys. Lett


. 63(20), p. 2818-2820 (Nov. 15, 1993); R. McKee et al.,


Mat. Res. Soc. Symp. Proc


., Vol. 21, p. 131-135 (1991); U.S. Pat. No. 5,225,031, issued Jul. 6, 1993, entitled “PROCESS FOR DEPOSITING AN OXIDE EPITAXIALLY ONTO A SILICON SUBSTRATE AND STRUCTURES PREPARED WITH THE PROCESS”; and U.S. Pat. No. 5,482,003, issued Jan. 9, 1996, entitled “PROCESS FOR DEPOSITING EPITAXIAL ALKALINE EARTH OXIDE ONTO A SUBSTRATE AND STRUCTURES PREPARED WITH THE PROCESS.” A strontium silicide (SrSi


2


) interface model with a c(4×2) structure was proposed. See, e.g., R. McKee et al.,


Phys. Rev. Lett


. 81(14), 3014 (Oct. 5, 1998). Atomic level simulation of this proposed structure, however, indicates that it likely is not stable at elevated temperatures.




Growth of SrTiO


3


on silicon (100) using an SrO buffer layer has been accomplished. See, e.g., T. Tambo et al.,


Jpn. J. Appl. Phys


., Vol. 37, p. 4454-4459 (1998). However, the SrO buffer layer was thick (100 Å), thereby limiting application for transistor films, and crystallinity was not maintained throughout the growth.




Furthermore, SrTiO


3


has been grown on silicon using thick oxide layers (60-120 Å) of SrO or TiO. See, e.g., B. K. Moon et al.,


Jpn. J. Appl. Phys


., Vol. 33, p. 1472-1477 (1994). These thick buffer layers, however, would limit the application for transistors.




In CMOS applications, these types of oxide layers are fabricated using molecular oxygen and are formed thin (i.e., less than 50 Å). Accordingly, a result is leaky films in which high electrical leakage is experienced due to oxygen deficiencies or vacancies. Furthermore, these films require a post-growth anneal in oxygen to reduce leakage current density across the oxide layer.




Accordingly, a need exists for a method for fabricating a high dielectric constant oxide on a semiconductor structure having low leakage current density.




It is a purpose of the present invention to provide for a method of fabricating a high dielectric constant oxide on a semiconductor structure having low leakage current density.




It is a further purpose of the present invention to provide for a method of fabricating a high dielectric constant oxide on a semiconductor structure in which the gate dielectric leakage current density is near zero.




It is another purpose of the present invention to provide for a method of fabricating a high dielectric constant semiconductor device structure using a high dielectric constant oxide such as (A)


y


(Ti


x


M


1-x


)


1-y


O


3


, wherein A is an alkaline earth metal or a combination of alkaline earth metals and M is a metallic or semi-metallic element.











BRIEF DESCRIPTION OF THE DRAWINGS




The present invention is illustrated by way of example and not limitation in the accompanying figures, in which like references indicate similar elements, and in which:





FIG. 1

illustrates schematically, in cross section, a semiconductor structure fabricated in accordance with one embodiment of the present invention;





FIG. 2

illustrates schematically, in cross section, a semiconductor device structure fabricated in accordance with an alternative embodiment of the present invention; and





FIG. 3

illustrates schematically, in cross section, a MOS device structure in accordance with a further embodiment of the present invention.











Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of embodiments of the present invention.




DETAILED DESCRIPTION OF THE DRAWINGS




The present invention provides a method of fabricating a high dielectric constant oxide on a semiconductor structure using a high dielectric constant oxide such as (A)


y(Ti




x


M


1-x


)


1-y


O


3


, wherein A is an alkaline earth metal or a combination of alkaline earth metals and M is a metallic or semi-metallic element. The following example illustrates a process, in accordance with one embodiment of the invention, for fabricating such a semiconductor structure having a low leakage current density.




The process starts by providing a monocrystalline semiconductor substrate comprising, for example, silicon and/or germanium. In accordance with one embodiment of the invention, the semiconductor substrate is a silicon wafer having a (100) orientation. The substrate may be oriented on axis or, at most, about 0.5° off axis. At least a portion of the semiconductor substrate has a bare surface, although other portions of the substrate, as described below, may encompass other structures. The term “bare” in this context means that the surface in the portion of the substrate has been cleaned to remove any oxides, contaminants, or other foreign material. As is well known, bare silicon is highly reactive and readily forms a native oxide. The term “bare,” as used herein, is intended to encompass such a native oxide. A thin silicon oxide may also be intentionally grown on the semiconductor substrate, although such a grown oxide is not essential to the process in accordance with the invention. In order to epitaxially grow a monocrystalline oxide layer overlying the monocrystalline substrate, the native oxide layer is first removed to expose the crystalline structure of the underlying substrate. The following process is generally carried out by molecular beam epitaxy (MBE), although other processes, such as those outlined below, may also be used in accordance with the present invention. The native oxide can be removed by first thermally depositing a thin layer of strontium, barium, a combination of strontium and barium, or other alkaline earth metals or combinations of alkaline earth metals in an MBE apparatus. In the case where strontium is used, the substrate is then heated to a temperature of about 750° C. to cause the strontium to react with the native silicon oxide layer. The strontium serves to reduce the silicon oxide to leave a silicon oxide-free surface. The resultant surface, which exhibits an ordered 2×1 structure, includes strontium, oxygen, and silicon. The ordered 2×1 structure forms a template for the ordered growth of an overlying layer of a monocrystalline oxide. The template provides the necessary chemical and physical properties to nucleate the crystalline growth of an overlying layer.




In accordance with an alternate embodiment of the invention, the native silicon oxide can be converted and the substrate surface can be prepared for the growth of a monocrystalline oxide layer by depositing an alkaline earth metal oxide, such as strontium oxide, strontium barium oxide, or barium oxide, onto the substrate surface by MBE at a low temperature and by subsequently heating the structure to a temperature of about 750° C. At this temperature, a solid state reaction takes place between the strontium oxide and the native silicon oxide causing the reduction of the native silicon oxide and leaving an ordered 2×1 structure with strontium, oxygen, and silicon remaining on the substrate surface. Again, this forms a template for the subsequent growth of an ordered monocrystalline oxide layer.




Following the removal of the silicon oxide from the surface of the substrate, in accordance with one embodiment of the invention, the substrate is cooled to a temperature in the range of about 200-800° C. and a layer of strontium titanate is grown on the template layer by molecular beam epitaxy. The MBE process is initiated by opening shutters in the MBE apparatus to expose strontium, titanium and oxygen sources. The ratio of strontium and titanium is approximately 1:1. The partial pressure of oxygen is initially set at a minimum value to grow stoichiometric strontium titanate at a growth rate of about 0.3-0.5 nm per minute. After initiating growth of the strontium titanate, the partial pressure of oxygen is increased above the initial minimum value.




The process described above illustrates a process for forming a semiconductor structure including a silicon substrate and an overlying oxide layer by the process of molecular beam epitaxy. The process can also be carried out by the process of chemical vapor deposition (CVD), metal organic chemical vapor deposition (MOCVD), migration enhanced epitaxy (MEE), atomic layer epitaxy (ALE), physical vapor deposition (PVD), chemical solution deposition (CSD), pulsed laser deposition (PLD), or the like.





FIG. 1

illustrates schematically, in cross section, a structure


100


in accordance with an exemplary embodiment of the present invention. Structure


100


may be a device such as, for example, a component for a MOS device or any high dielectric constant device. Structure


100


includes a monocrystalline semiconductor substrate


101


. Substrate


101


may comprise any suitable monocrystalline semiconductor material, such as, for example, silicon (Si), germanium (Ge), silicon germanium (Si—Ge), or gallium arsenide (GaAs). In one embodiment, substrate


101


comprises a monocrystalline silicon wafer. Substrate


101


may optionally include a plurality of material layers such that the composite substrate may be tailored to the quality, performance, and manufacturing requirements of a variety of semiconductor device applications.




A monocrystalline oxide transition layer


102


is optionally formed overlying substrate


101


. Monocrystalline oxide transition layer


102


, when present, may comprise a monocrystalline oxide material selected for its crystalline compatibility with the underlying substrate and with any overlying material layers. In an exemplary embodiment, layer


102


may comprise, for example, barium titanate (BaTiO


3


), strontium titanate (SrTiO


3


), or barium strontium titanate (Sr


z


Ba


1-z


TiO


3


, 0>z>1). In one embodiment, layer


102


is a layer of SrTiO


3


having a thickness of about 1-10 monolayers. Prior to forming layer


102


, a template layer


105


is formed overlying substrate


101


. Template layer may include 1-10 monolayers of silicon, oxygen, and an element suitable to successfully grow layer


102


. For example, if layer


102


is formed of SrTiO


3


, a suitable template layer may be Si—O—Sr.




In the embodiment of the invention illustrated in

FIG. 1

, a monocrystalline oxide insulating layer


103


is formed overlying transition layer


102


. If transition layer


102


is not present, insulating layer


103


may be formed overlying template layer


105


. Layer


103


is formed by substitutionally incorporating an additional element into a monocrystalline oxide, such as an alkaline earth metal titanate, during formation of the layer. For example, during a molecular beam epitaxy growth process of SrTiO


3


or BaTiO


3


thin films on a silicon substrate, additional acceptor material sources can be The amount of additional material desired in the layer may be chosen such that the leakage current in the oxide film is minimized. Thus, the as grown oxide film will exhibit insulative properties and will not require further treatment in oxygen.




In an exemplary embodiment, layer


103


is formed by epitaxially growing by a process of molecular beam epitaxy a layer of A


y


(Ti


x


M


1-x


)


1-y


O


3


, where A is an alkaline earth metal, M is an additional element, such as aluminum (Al), silicon (Si), erbium (Er), lanthanum (La), gallium (Ga), or indium (In), and 0<x<1, 0<y<1. The concentration of the additional element in layer


103


may be chosen such that the leakage current in the monocrystalline oxide film is minimized, or otherwise selected in accordance with the quality, performance, and/or manufacturing requirements of the device. In an exemplary embodiment, the concentration of additional element incorporated into alkaline earth metal titanate layer


103


may range from greater than 0 to less than about 50 atomic percent of the titanium concentration (i.e., 0<x<0.5). Various relative concentrations of alkaline earth metal, titanium, and additional elements in layer


103


may be achieved by establishing different flux rates for each of the materials during epitaxial growth of the alkaline earth metal titanate layer. Moreover, the thickness of layer


103


may vary widely according to the desired application of the semiconductor device, but is generally in the range of from about 5-100 nm.




In

FIG. 1

, insofar as layers


102


and


103


may comprise a gate dielectric for a high dielectric constant semiconductor device, a conductive gate electrode


104


may be formed overlying layer


103


in accordance with techniques well known to those skilled in the art. Electrode


104


may be formed of any suitable conductive material, such as, for example, platinum.





FIG. 2

illustrates schematically, in cross section, a semiconductor device structure


200


fabricated in accordance with one alternative embodiment of the present invention, wherein semiconductor device structure


200


comprises a MOS device. Structure


200


includes a monocrystalline semiconductor substrate


201


, such as a monocrystalline silicon wafer. Drain region


202


and source region


203


are formed in substrate


201


using techniques well known to those skilled in the art, such as, for example, selective n-type doping via ion implantation. In one aspect of this embodiment, regions


202


and


203


are N+ doped at a concentration of at least 1E19 atoms per cubic centimeter to enable ohmic contacts to be formed. A channel region


204


is defined by drain region


202


and source region


203


as the portion of substrate


201


between regions


202


and


203


.




In one embodiment, a template layer


205


is formed overlying substrate


201


in channel region


204


. Template layer


205


may include 1-10 monolayers of silicon, oxygen, and an element suitable to successfully grow layer


206


. For example, if layer


206


is formed of SrTiO


3


, a suitable template layer


205


may comprise Si—O—Sr.




A monocrystalline oxide insulating layer


206


is formed overlying template layer


205


. As with layer


103


(FIG.


1


), layer


206


is formed by substitutionally incorporating an additional element into an alkaline earth metal titanate during formation of the layer. Layer


206


is formed by epitaxially growing by a process of molecular beam epitaxy a layer of A


y


(T


x


M


1-x


)


1-y


O


3


where A is an alkaline earth metal, M is an additional element, such as aluminum (Al), silicon (Si), erbium (Er), lanthanum (La), gallium (Ga), or indium (In), and 0<x<1, 0<y<1. In an exemplary embodiment, the concentration of additional element incorporated into alkaline earth metal titanate layer


206


may range from greater than 0 to less than about 50 atomic percent of the titanium concentration (i.e., 0<x<0.5). Moreover, the thickness of layer


206


may vary widely according to the desired application of the semiconductor device, but is generally in the range of from about 5-100 nm.




In this embodiment, where device


200


is a MOS device, a conductive gate electrode


207


is formed overlying insulating layer


206


in accordance with techniques well known to those skilled in the art. Gate electrode


207


may be formed of any suitable conductive material, such as, for example, platinum.





FIG. 3

illustrates schematically, in cross section, a semiconductor device structure


300


fabricated in accordance with a further alternative embodiment of the present invention, wherein semiconductor device structure


300


comprises a MOS device. Structure


300


includes a monocrystalline semiconductor substrate


301


, preferably a monocrystalline silicon wafer. Drain region


302


and source region


303


are formed in substrate


301


using techniques well known to those skilled in the art, such as, for example, selective n-type doping via ion implantation. In one aspect of this embodiment, regions


302


and


303


are N+ doped at a concentration of at least 1E19 atoms per cubic centimeter to enable ohmic contacts to be formed. A channel region


304


is defined by drain region


302


and source region


303


as the portion of substrate


301


between regions


302


and


303


.




In this embodiment, a template layer


305


is formed overlying substrate


301


in channel region


304


. Template layer


305


may be formed in accordance with the above description or in accordance with any other conventional techniques. For example, template layer


305


may include oxygen and an alkaline earth metal element suitable to successfully grow an overlying monocrystalline oxide layer, such as an alkaline earth metal titanate layer. In one aspect of an embodiment of the invention, template layer


305


is formed of 1-10 monolayers of Sr—O, Ba—O, or Sr—Ba—O.




A monocrystalline oxide transition layer


306


may be epitaxially grown overlying template layer


305


in channel region


304


. Monocrystalline oxide transition layer


306


, when present, may comprise, for example, barium titanate (BaTiO


3


), strontium titanate (SrTiO


3


), or barium strontium titanate (Sr


z


Ba


1-z


, TiO


3


, 0>z>1). In one embodiment, layer


306


is a layer of SrTiO


3


having a thickness of about 1-10 monolayers.




In the embodiment of the invention illustrated in

FIG. 3

, a monocrystalline oxide insulating layer


307


is formed overlying transition layer


306


. If transition layer


306


is not present, insulating layer


307


may be formed overlying substrate


301


or template layer


305


. As with layer


103


(FIG.


1


), layer


307


is formed by substitutionally incorporating an additional element into an alkaline earth metal titanate during formation of the layer. Layer


307


is formed by epitaxially growing by a process of molecular beam epitaxy a layer of A


y


(Ti


x


M


1-x


)


1-y


O


3


, where A is an alkaline earth metal, M is an additional element, such as aluminum (Al), silicon (Si), erbium (Er), lanthanum (La), gallium (Ga), or indium (In), and 0<x<1, 0<y<1. In an exemplary embodiment, the concentration of additional element incorporated into alkaline earth metal titanate layer


307


may range from greater than 0 to less than about 50 atomic percent of the titanium concentration (i.e., 0<x<0.5). Moreover, the thickness of layer


307


may vary widely according to the desired application of the semiconductor device, but is generally in the range of from about 5-100 nm.




In this embodiment, where device


300


is a MOS device, a conductive gate electrode


308


is formed overlying insulating layer


307


in accordance with techniques well known to those skilled in the art. Gate electrode


308


may be formed of any suitable conductive material, such as, for example, platinum.




In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of present invention.




Benefits, other advantages, and solutions to problems have been described above with regard to specific embodiments. However, the benefits, advantages, solutions to problems, and any element(s) that may cause any benefit, advantage, or solution to occur or become more pronounced are not to be construed as a critical, required, or essential features or elements of any or all the claims. As used herein, the terms “comprises,” “comprising,” or any other variation thereof, are intended to cover a non-exclusive exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. Further, no element described herein is essential to the practice of the invention unless expressly described as “essential” or “required.”



Claims
  • 1. A high dielectric constant device structure comprising:a monocrystalline semiconductor substrate; and a monocrystalline insulating layer overlying the substrate, the insulating layer comprising Ay(TixM1-x)1-yO3 where A is an alkaline earth metal, M is an element selected from the group consisting of Al, Si, Er, La, Ga, and In, and 0<x<1, 0<y<1.
  • 2. The structure of claim 1 wherein the alkaline earth metal is selected from the group consisting of Ba, Sr, and combinations of Ba and Sr.
  • 3. The structure of claim 1 further comprising a monocrystalline transition layer comprising an alkaline earth metal titanate underlying the monocrystalline insulating layer.
  • 4. The structure of claim 3 wherein the monocrystalline transition layer comprises (Ba,Sr)TiO3.
  • 5. The structure of claim 3 wherein the monocrystalline transition layer has a thickness of less than about 1 nm.
  • 6. The structure of claim 1 wherein the monocrystalline insulating layer has an equivalent silicon dioxide thickness of less than about 1.5 nm.
  • 7. The structure of claim 1 further comprising a conductive electrode formed overlying the monocrystalline insulating layer.
  • 8. The structure of claim 7 further comprising an electrically conductive region formed in the substrate.
  • 9. The structure of claim 1 wherein the monocrystalline semiconductor substrate comprises a semiconductor material selected from the group consisting of Si, Ge, Si—Ge, and GaAs.
  • 10. The structure of claim 1 wherein the monocrystalline semiconductor substrate comprises a layer of semiconductor material selected from the group consisting of InGaAs, InAlAs, AlGaAs, and InGaP.
  • 11. The structure of claim 1 wherein x is less than 1 and greater than or equal to 0.5.
  • 12. The structure of claim 1 further comprising a template layer overlying the monocrystalline semiconductor substrate.
  • 13. The structure of claim 12 wherein the template layer comprises 1-10 monolayers comprising oxygen and an alkaline earth metal element.
  • 14. A high dielectric constant device structure comprising:a monocrystalline semiconductor substrate; and a monocrystalline oxide layer epitaxially grown overlying the substrate, the monocrystalline oxide layer comprising an alkaline earth metal titanate incorporating an additional material to increase the bandgap of the monocrystalline oxide layer.
  • 15. The device structure of claim 14 wherein the monocrystalline oxide layer comprises less than 50 atomic percent of the additional material relative to the titanium concentration.
  • 16. The device structure of claim 14 wherein the alkaline earth metal titanate comprises (Ba,Sr)TiO3 and the additional material comprises Al.
  • 17. The device structure of claim 14 wherein the substrate comprises a semiconductor material selected from the group consisting of Si, Ge, Si—Ge, GaAs, AlGaAs, InAlAs, InGaAs, and InGaP.
  • 18. The device structure of claim 14 further comprising a platinum electrode overlying the monocrystalline oxide layer.
  • 19. The device structure of claim 14 wherein the monocrystalline oxide layer comprises less than 10 atomic percent of the additional material relative to the titanium concentration.
  • 20. The device structure of claim 14 further comprising a monocrystalline transition layer underlying the monocrystalline oxide layer, the transition layer comprising an undoped alkaline earth metal titanate.
  • 21. A high dielectric constant semiconductor device structure comprising:a monocrystalline silicon substrate; source, drain, and channel regions of a MOS transistor formed in the substrate; a monocrystalline gate dielectric epitaxially formed overlying the channel region, the gate dielectric compromising (A)y(TixM1-x)1-yO3 where A is an alkaline earth metal, M is an element selected from the group consisting of Al, Si, Er, La, Ga, and In, and x is less than 1 and greater than or equal to 0.5 and y is greater than zero and less than 1; and a gate electrode overlying the gate dielectric.
  • 22. The semiconductor device structure of claim 21 wherein the alkaline earth metal comprises an element selected from the group consisting of Ba, Sr, and Ba and Sr.
US Referenced Citations (87)
Number Name Date Kind
4289920 Hovel Sep 1981 A
4459325 Nozawa et al. Jul 1984 A
4482422 McGinn et al. Nov 1984 A
4748485 Vasudev May 1988 A
4773063 Hunsperger et al. Sep 1988 A
4841775 Ikeda et al. Jun 1989 A
4901133 Curran et al. Feb 1990 A
4984043 Vinal Jan 1991 A
5051790 Hammer Sep 1991 A
5055445 Belt et al. Oct 1991 A
5067809 Tsubota Nov 1991 A
5073981 Giles et al. Dec 1991 A
5140651 Soref et al. Aug 1992 A
5081519 Nishimura et al. Nov 1992 A
5185589 Krishnaswamy et al. Feb 1993 A
5227196 Itoh Jul 1993 A
5262348 Pribat et al. Nov 1993 A
5266355 Wernberg et al. Nov 1993 A
5273929 Hirtz et al. Dec 1993 A
5281834 Cambou et al. Jan 1994 A
5352926 Andrews Oct 1994 A
5356509 Terranova et al. Oct 1994 A
5356510 Pribat et al. Oct 1994 A
5360754 Pribat et al. Nov 1994 A
5441577 Sasaki et al. Aug 1995 A
5473047 Shi Dec 1995 A
5486406 Shi Jan 1996 A
5504035 Rostoker et al. Apr 1996 A
5504183 Shi Apr 1996 A
5511238 Bayraktaroglu Apr 1996 A
5514904 Onga et al. May 1996 A
5528057 Yanagase et al. Jun 1996 A
5538941 Findikoglu et al. Jul 1996 A
5541422 Wolf et al. Jul 1996 A
5549977 Jin et al. Aug 1996 A
5552547 Shi Sep 1996 A
5553089 Seki et al. Sep 1996 A
5572052 Kashihara et al. Nov 1996 A
5596205 Reedy et al. Jan 1997 A
5610744 Ho et al. Mar 1997 A
5659180 Shen et al. Aug 1997 A
5670800 Nakao et al. Sep 1997 A
5689123 Major et al. Nov 1997 A
5754319 Van De Voorde et al. May 1998 A
5789845 Wadaka et al. Aug 1998 A
5801072 Barber Sep 1998 A
5833603 Kovacs et al. Nov 1998 A
5840456 Tomita et al. Nov 1998 A
5863326 Nause et al. Jan 1999 A
5872493 Ella Feb 1999 A
5873977 Desu et al. Feb 1999 A
5883564 Partin Mar 1999 A
5907792 Droopad et al. May 1999 A
5937274 Kondow et al. Aug 1999 A
5987011 Toh Nov 1999 A
6011646 Mirkarimi et al. Jan 2000 A
6022140 Fraden et al. Feb 2000 A
6023082 McKee et al. Feb 2000 A
6046464 Schetzina Apr 2000 A
6049702 Tham et al. Apr 2000 A
6051849 Davis et al. Apr 2000 A
6108125 Yano Aug 2000 A
6150239 Goesele et al. Nov 2000 A
6153010 Kiyoku et al. Nov 2000 A
4242595 Lehovec Dec 2000 A
6175497 Tseng et al. Jan 2001 B1
6175555 Hoole Jan 2001 B1
6183926 Kuroda et al. Feb 2001 B1
6184044 Sone et al. Feb 2001 B1
6204737 Ella Mar 2001 B1
6211096 Allman et al. Apr 2001 B1
6229159 Suzuki May 2001 B1
6235649 Kawahara et al. May 2001 B1
6241821 Yu et al. Jun 2001 B1
6242686 Kishimoto et al. Jun 2001 B1
6248459 Wang et al. Jun 2001 B1
6252261 Usui et al. Jun 2001 B1
6255198 Linthicum et al. Jul 2001 B1
6258502 Nakamura et al. Jul 2001 B1
6268269 Lee et al. Jul 2001 B1
6277436 Stauf et al. Aug 2001 B1
6291319 Yu et al. Sep 2001 B1
6303257 Hasegawa et al. Oct 2001 B1
6313486 Kencke et al. Nov 2001 B1
6316785 Nunoue et al. Nov 2001 B1
6362017 Manabe et al. Mar 2002 B1
20010013313 Droopad et al. Aug 2001 A1
Foreign Referenced Citations (13)
Number Date Country
197 12 496 Oct 1997 DE
0 581 239 Feb 1994 EP
0 682 266 Nov 1995 EP
0 964 259 Dec 1999 EP
1 109 212 Jun 2001 EP
60-210018 Oct 1985 JP
64-52329 Feb 1989 JP
0812494 Jan 1996 JP
10-256154 Sep 1998 JP
10-303396 Nov 1998 JP
2 000 1645 Jun 2000 JP
WO 9403908 Feb 1994 WO
WO 9805807 Jan 1998 WO
Non-Patent Literature Citations (27)
Entry
Kevin J. Chen et al; “A Novel Ultrafast Functional Device: Resonant Tunneling High Electron Mobility Transistor”; Electron Devices Meetingk 1996; IEEE Hong Kong; Jun. 29, 1996; pp. 60-63, XP010210167.
Myung Bok Lee; “Formation and Characterization of Eptiaxial TiO2 and BaTiO3/TiO2 Films on Si Substrate”; Japan Journal Applied Physics Letters; vol. 34; 1995; pp. 808-811.
Umesh K. Mishra et al; “Oxide Based Compound Semiconductor Electronics”; Electron Devices Meeting; 1997; Technical Digest, International; Washington, D.C.; Dec. 7-10, 1997; pp. 545-548.
J.M. Daughton et al.; “Applications of Spin Dependent Transport Materials”; J. Phys. D. Appl. Phys. 32(1999) R169-R177.
Wei Zhang et al.; “Stress Effect and Enhanced Magnetoresistance in La0.67Ca0.33MnO3-δ Films”; Physical Review, B. Condensed Matter; American Institute of Physics; vol. 58, No. 21, Part 1; Dec. 1, 1998; pp. 14143-14146.
T. Kanniainen et al.; “Growth of Dielectric 1hfo2/Ta205 Thin Film Nanolaminate Capacitors By Atomic Layer Epitaxy”; Electrochemical Society Proceedings, U.S. Electrochemical Society; Pennington, N.J.; Aug. 31, 1997; pp. 36-46.
Stephen A. Mass; “Microwave Mixers”; Second Edition; 2pp.
Douglas J. Hamilton et al.; “Basic Integrated Circuit Engineering”; pp.2; 1975.
Wen-Ching Shih et al.; “Theoretical Investigation of the SAW Properties of Ferroelectric Film Composite Structures”; IEEE Transactions of Ultrasonics, Ferroelectrics, and Frequency Control; vol. 45, No. 2; Mar. 1998; pp. 305-316.
Zhu Dazhong et al.; “Design of ZnO/SiO2/Si Monolithic Integrated Programmable SAW Filter”; Proceedings of Fifth International Conference on Solid-State and Integrated Circuit Technology; 21-23; Oct. 1998; pp. 826-829.
Kirk-Othmer Encyclopedia of Chemical Technology; Fourth Edition, vol. 12; Fuel Resources to Heat Stabilizers; A Wiley-Interscience Publication; John Wiley & Sons.
John W. Goodman et al; “Optical Interconnections For VLSI Systems”; Proceedings of the IEEE, vol. 72, No. 7 Jul. 1984.
Fathimulla et al.; “Monolithic Integration of InGaAs/InAlAs MODFETs and RTDs on InP-bonded-to Si Substrate”; Fourth International Conference on Indium Phosphide and Related Materials, Newport, RI, USA; Apr. 21-24, 1992; pp. 167-170; XP000341253; IEEE, New York, NY, USA; ISBN: 0-7803-0522-1.
Pierret, R.F.; “1/J-FET and MESFET”; Field Effect Devices; MA, Addison-Wesley; 1990; pp. 9-22.
M. Schreiter, et al.; “Sputtering of Self-Polarized PZT Films for IR-Detector Arrays”; 1998 IEEE; pp. 181-185.
Hideaki Adachi et al.; “Sputtering Preparation of Ferroelectric PLZT Thin Films and Their Optical Applications”; IEEE Transactions of Ultrasonics, Ferroelectrics and Frequency Control, vol. 38, No. 6, Nov. 1991.
Timothy E. Glassman et al.; “Evidence for Cooperative Oxidation of MoCVD Precursors Used in BaxSr1-xTiO3 Film Growth”; Mat. Res. Soc. Symp. Proc. vol. 446, 1997 Materials Research Society; pp. 321-326.
P.A. Langjahr et al.; “Epitaxial Growth and Structure of Cubic and Pseudocubic Perovskite Films on Perovskite Substrates”; Mat. Res. Soc. Symp. Proc., vol. 401; 1995 Materials Research Society; pp. 109-114.
Wang et al.; “Depletion-Mode GaAs MOSFETs with Negligible Drain Current Drift and Hysteresis”; Electron Devices Meeting, 1998, IEDM '98 Technical Digest; pp. 67-70.
Ben G. Streetman; “Solid State Electronic Devices”; 1990, Prentice Hall; Third Edition; pp. 320-322.
A.Y Wu et al.; “Highly Oriented (Pb,La)(Zr,Ti)O3 Thin Films on Amorphous Substrates”; IEEE, 1992; pp. 301-304.
Q-Y. Tong et al.; “IOS—a new type of materials combination for system-on-a chip preparation”; 1999 IEEE International SOI Conference, Oct. 1999; pp104-105.
K. Eisenbeiser et al.; “Field effect transistors with SrTiO3 gate dielectric on Si”; Applied Physics Letters; vol. 76, No. 10, Mar. 6, 2000; pp. 1324-1326.
A.J. Moulson et al; “Electroceramics Materials Properties Applications”; Chapman & Hall; pp. 367-369.
R.A. McKee et al; “Crystalline Oxides on Silicon: The First Five Monolayers”; Physical Review Letters; vol. 81, No. 14; Oct. 5, 1998; pp. 3014-3017.
T.A. Langdo et al.; “High Quality Ge on Si by Epitaxial Necking”; Applied Physics Letters; vol. 76, No. 25; Jun. 19, 2000; pp. 3700-3702.
O.J. Painter et al.; “Room Temperature Photonic Crystal Defect Lasers at Near-Infrared Wavelengths in InGaAsP”; Journal of Lightwave Technology; vol. 17, No. 11, Nov. 1999; pp. 2082-2088.