This application claims the right of priority based on TW Application Serial No. 107121783, filed on Jun. 26, 2018, and the content of which is hereby incorporated by reference in its entirety.
The present disclosure relates to a semiconductor substrate.
Light-emitting diodes (LEDs) are widely used as solid-state lighting sources. Compared to conventional incandescent light bulbs or fluorescent lamps, LEDs have advantages of low energy consumption and long lifetime. Therefore, LEDs have gradually replaced conventional lighting sources and have been applied to a variety of fields, such as traffic signs, backlight modules, street lighting systems, and medical equipment.
The present disclosure provides a semiconductor substrate including a first semiconductor layer and a second semiconductor layer on the first semiconductor layer. The first semiconductor layer has a first lattice constant (L1) and the second semiconductor layer has a second lattice constant (L2). A ratio of a difference (L2-L1) between the second lattice constant (L2) and the first lattice constant (L1) to the first lattice constant (L1) is greater than 0.036.
The present disclosure further provides a method for manufacturing a semiconductor substrate, and the method includes providing a growth substrate. A first semiconductor layer is epitaxially grown on the growth substrate, and the semiconductor layer has a first lattice constant (L1). A second semiconductor layer is epitaxially grown on the growth substrate, and the semiconductor layer has a second lattice constant (L2). A ratio of a difference (L2-L1) between the second lattice constant (L2) and the first lattice constant (L1) to the first lattice constant (L1) is greater than 0.036.
The following embodiments will be described with accompanying drawings to disclose the concept of the present disclosure. In the drawings or description, same or similar portions are indicated with same numerals. Furthermore, a shape or a thickness of a component in the drawings may be enlarged or reduced. Particularly, it should be noted that a component which is not illustrated or described in drawings or description may be in a form that is known by a person skilled in the art. To describe the present disclosure in a clear and concise manner, repeated descriptions of same or similar elements may be omitted in the embodiments.
In the present disclosure, if not otherwise specified, the general formula AIGaInP represents (Aly1Ga(1-y1))1-x1Inx1P, wherein 0≤x1≤1, and 0≤y≤1; the general formula AlAsSb represents AlAs(1,x2)Sbx2, wherein 0≤x2≤1; the general formula InGaAsP represents Inx3Ga1-x3As1-y2Py2, wherein 0≤x3≤1, and 0≤y2≤1; the general formula AlGaAsP represents Alx4Ga1-x4As1-y3Py3, wherein 0≤x4≤1, and 0≤y3≤1; the general formula InGaSb represents Inx5Ga1-x5Sb, wherein 0≤x5≤1.
A semiconductor substrate is provided in the present disclosure. Referring to
((L2−L1)/L1)×100%>3.6%
In accordance with some embodiments of the present disclosure, the ratio of the difference (L2−L1) between the second lattice constant (L2) and the first lattice constant (L1) to the first lattice constant (L1) may be greater than 0.036 and not greater than 0.2. The ratio is preferably between 0.04 and 0.1 (both included), or more preferably, between 0.04 and 0.08 (both included). Specifically, the relationship between the first lattice constant (L1) of the first semiconductor layer 12 and the second lattice constant (L2) of the second semiconductor layer 14 fulfills the following formula:
3.6%<((L2−L1)/L1)×100%<20%
The term “lattice constant” used in the present disclosure is defined by measuring an X-ray diffraction (XRD) pattern of a semiconductor layer at a temperature of 300K. Lattice constants of several semiconductor materials are listed in Table 1.
Referring to
In accordance with an embodiment of the present disclosure, the first semiconductor layer 12 includes a first crystal structure, and the second semiconductor layer 14 includes a second crystal structure. The first crystal structure may be the same as the second crystal structure. Specifically, the first semiconductor layer 12 and the second semiconductor layer 14 include the same crystal structure. For example, both the first semiconductor layer 12 and the second semiconductor layer 14 include a zinc blende crystal structure. The crystal structures of the first semiconductor layer and the second semiconductor layer may be determined by any appropriate method, such as X-ray diffraction (XRD) analysis, selected area diffraction (SAD) analysis, or convergent-beam electron diffraction (CBED) analysis.
Referring to
In an embodiment, an upper surface of the second semiconductor layer 14 in the semiconductor substrate of the present disclosure may have a geometric average roughness (Rq) of 50 nm or less, preferably of 30 nm or less, and more preferably of 10 nm or less. In an embodiment, a range for measuring the geometric average roughness (Rq) is 1 μm×1 μm.
In accordance with an embodiment of the present disclosure, the second semiconductor layer 14 has a threading dislocation density of 109/cm2 or less, and preferably of 108/cm2 or less. The threading dislocation density (that is, the number of threading dislocations per square centimeters) may be obtained by calculating the number of threading dislocations shown in a TEM (transmission electron microscope) image.
In accordance with an embodiment of the present disclosure, the first semiconductor layer 12 and the second semiconductor layer 14 may include III-V semiconductor material. Preferably, the III-V semiconductor material includes Ga, Al, As, P, Sb or In. More preferably, the III-V semiconductor material does not include N. The III-V semiconductor material may be InGaAsP, AlInGaP, InGaSb, or AlAsSb. In an embodiment, the III-V semiconductor material of the first semiconductor layer 12 includes Ga, and the III-V semiconductor material of the second semiconductor layer 14 includes In. In an embodiment, the first semiconductor layer 12 may include GaAs, and the second semiconductor layer 14 may include InP. In an embodiment, the first semiconductor layer 12 may include AlP, and the second semiconductor layer 14 may include InP. In an embodiment, the first semiconductor layer 12 may include AlaGa(1-a)P, and the second semiconductor layer 14 may include InP. In an embodiment, 0.45≤a≤0.55.
In accordance with some embodiments of the present disclosure, the first semiconductor layer 12 includes AlP, and the second semiconductor layer 14 does not include GaAs. In an embodiment, the first semiconductor layer 12 includes AlbGa(1-b)P, and the second semiconductor layer 14 does not include GaAs. In an embodiment, 0.01≤b≤0.99, and preferably 0.45≤b≤0.55.
In accordance with an embodiment of the present disclosure, the second semiconductor layer 14 does not include GaAs. In addition, in accordance with some embodiments of the present disclosure, the second semiconductor layer 14 may include InP.
Referring to
In accordance with an embodiment of the present disclosure, the first semiconductor layer 12 and the second semiconductor layer 14 may be unintentionally doped, which include dopants with a doping concentration less than 1×1017/cm3. In an embodiment, the first semiconductor layer 12 and the second semiconductor layer 14 may be intentionally doped. The first semiconductor layer 12 and the second semiconductor layer 14 may have the same conductivity type or may include the same dopant. Furthermore, the first semiconductor layer 12 and the second semiconductor layer 14 may also have different conductivity types or may include different dopants. The dopant may include C, Mg, Si, Zn, or Sb, but not limited thereto. The doping concentration of the dopant may not be less than 1×1017/cm3. For example, the doping concentration of the dopant may be between 1×1017/cm3 to 1×1021/cm3 (both included), and preferably between 1×1017/cm3 and 1×1019/cm3 (both included). For example, the first semiconductor layer 12 and the second semiconductor layer 14 may be n-type or p-type semiconductor layers. In accordance with some embodiments of the present disclosure, the first semiconductor layer 12 and the second semiconductor layer 14 may be n-type semiconductor layers.
In an embodiment, the interface structure 15 has a thickness between 5 nm and 60 nm along the reference direction D3. In an embodiment, the interface structure 15 includes a material of the first semiconductor layer 12 and a material of the second semiconductor layer 14 at the same time.
Referring to
In accordance with an embodiment of the present disclosure, the first semiconductor layer 12 and the growth substrate 16 are lattice-matched. Specifically, the growth substrate 16 may have a third lattice constant (L3), and a ratio of a difference (L1-L3) between the first lattice constant (L1) of the first semiconductor layer 12 and the third lattice constant (L3) of the growth substrate 16 to the third lattice constant (L3) may be between −0.005 and 0.005. The relationship between the first lattice constant (L1) of the first semiconductor layer 12 and the third lattice constant (L3) of the growth substrate 16 can be represented by the following formula:
−0.5%≤((L1−L3)/L3)×100%≤0.5%.
The semiconductor substrate 10 disclosed in the present disclosure may include the growth substrate 16, the first semiconductor layer 12 and the second semiconductor layer 14. By including the first semiconductor layer 12 which is lattice-matched with the growth substrate 16 but includes different crystal structures, the number of threading dislocations in the second semiconductor layer 14 may be reduced, and a semiconductor substrate with a better epitaxial quality can be obtained. To be more specific, in the present disclosure, a misfit dislocation may exist in the interface structure 15 between the first semiconductor layer 12 and the second semiconductor layer 14 (not shown) in the semiconductor substrate 10.
In an embodiment, an upper surface of the semiconductor substrate of the present disclosure (that is, an upper surface 14a of the second semiconductor layer 14) may have a geometric average roughness (Rq) of 50 nm or less, preferably of 30 nm or less, and more preferably of 10 nm or less. In an embodiment, a range for measuring the geometric average roughness (Rq) is 1 μm×1 μm.
In accordance with an embodiment of the present disclosure, a material of the growth substrate 16 may include Si or Ge. For example, the first semiconductor layer 12 includes AlP or AlcGa(1-c)P, the second semiconductor layer 14 includes InP, and a material of the growth substrate 16 may include Si. In an embodiment, 0.01≤c≤0.99, and and preferably 0.45≤c≤0.55. Or, the first semiconductor layer 12 includes GaAs and the second semiconductor layer 14 includes InP, and a material of the growth substrate 16 may include Ge.
Referring to
The present disclosure further provides a semiconductor device. The semiconductor device includes the semiconductor substrate as described in above embodiments. The semiconductor device may further include another layer or structure formed on the semiconductor substrate. The semiconductor device of the present disclosure may be a high electron mobility transistor (HEMT), a sensor, a solar cell, a laser diode or a light-emitting diode. In an embodiment, the semiconductor device of the present disclosure is a light-emitting diode. The semiconductor device includes a functional structure on the second semiconductor layer 14. The functional structure includes an active region. In an embodiment, the active region may emit a radiation including light. The light may have a peak wavelength between 800 nm and 3000 nm, preferably between 1100 nm and 1700 nm.
In accordance with an embodiment, a method for manufacturing a semiconductor device is also provided in the present disclosure.
First, referring to
Next, referring to
Referring to
Referring to
Referring to
In another embodiment, the first electrode 23 and the second electrode 24 are on two opposite sides of the semiconductor substrate 10. Specifically, the first electrode 23 and the second electrode 24 are arranged respectively on the first side 141 and the second side 142 of the second semiconductor layer 14.
Another embodiment of the present disclosure may be based on a combination or an alteration of structure as described in aforementioned embodiments. For example, in an embodiment, the semiconductor device shown in
Based on above, by providing a first semiconductor layer lattice-matched with the growth substrate but having a crystal structure different from the crystal structure of the growth substrate, the surface quality of the second semiconductor layer can be further improved even if the second semiconductor layer has a lattice constant different from that of the material of the first semiconductor layer. Specifically, the number of threading dislocations formed in the second semiconductor layer can be further reduced, and a geometric average roughness (Rq) of a surface on the second semiconductor layer can also be reduced. The second semiconductor layer with a better epitaxial quality can be obtained, such that a semiconductor substrate with a better epitaxial quality can be obtained.
The semiconductor substrate and the semiconductor device of the present disclosure may be applied to, for example, a sensor, a night vision system, a blood-oxygen monitor, a power amplifier, a radio-frequency (RF) device, or a device for transferring information. Specifically, the semiconductor device may be a high electron mobility transistor (HEMT) including GaAs, and it can be applied in a power amplifier. The semiconductor device may be a high electron mobility transistor (HEMT) including GaN, and it can be applied in a radio-frequency (RF) device.
It should be realized that each of the embodiments mentioned in the present disclosure is only used for describing the present disclosure, but not for limiting the scope of the present disclosure. Any obvious modification or alteration is not departing from the spirit and scope of the present disclosure. Same or similar components in different embodiments or components having the same numerals in different embodiments may have same physical or chemical characteristics. Furthermore, above-mentioned embodiments can be combined or substituted under proper condition and are not limited to specific embodiments described above. A connection relationship between a specific component and another component specifically described in an embodiment may also be applied in another embodiment and is within the scope as claimed in the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
107121783 | Jun 2018 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5321712 | Itaya | Jun 1994 | A |
5389800 | Itaya | Feb 1995 | A |
5471076 | Murakami | Nov 1995 | A |
5981976 | Murasato | Nov 1999 | A |
7795622 | Kikkawa | Sep 2010 | B2 |
9040342 | Lin | May 2015 | B2 |
9337381 | Kim | May 2016 | B2 |
9349590 | Hikosaka | May 2016 | B2 |
10181526 | Cantoro | Jan 2019 | B2 |
10361307 | Basker | Jul 2019 | B2 |
10505025 | Doornbos | Dec 2019 | B1 |
20060124956 | Peng | Jun 2006 | A1 |
20070164364 | Kawasaki | Jul 2007 | A1 |
20100221512 | Lee | Sep 2010 | A1 |
20100244163 | Daibou | Sep 2010 | A1 |
20100282305 | Sharps et al. | Nov 2010 | A1 |
20110290312 | Agui | Dec 2011 | A1 |
20120032209 | Shioda | Feb 2012 | A1 |
20120088342 | Ming | Apr 2012 | A1 |
20120247547 | Sasaki | Oct 2012 | A1 |
20120300168 | Hoke | Nov 2012 | A1 |
20130087762 | Hung | Apr 2013 | A1 |
20130237036 | Hikosaka | Sep 2013 | A1 |
20140227527 | Brors | Aug 2014 | A1 |
20150140710 | McLaurin | May 2015 | A1 |
20150229108 | Steigerwald | Aug 2015 | A1 |
20150318364 | Cai | Nov 2015 | A1 |
20160035849 | Ching | Feb 2016 | A1 |
20160148959 | Cheng | May 2016 | A1 |
20160149074 | Atanackovic | May 2016 | A1 |
20170092485 | Brueck | Mar 2017 | A1 |
20180129079 | Lee | May 2018 | A1 |
20180261724 | Park | Sep 2018 | A1 |
20190097033 | Sugita | Mar 2019 | A1 |
20190103553 | Hong | Apr 2019 | A1 |
20190244973 | Yoo | Aug 2019 | A1 |
20190348503 | Kimura | Nov 2019 | A1 |
20200058338 | Ishikawa | Feb 2020 | A1 |
20200067267 | Takayama | Feb 2020 | A1 |
20200161504 | Fimland | May 2020 | A1 |
20200357978 | Kijima | Nov 2020 | A1 |
Number | Date | Country |
---|---|---|
201735394 | Oct 2017 | TW |
Entry |
---|
N. Noto et al, “Growth of GaAs on Si Using AIGaP Intermediate Layer”, 1989, Materials Research Society, Mat. Res. Soc. Symp. Proc. vol. 148, pp. 247-252. (Year: 1989). |
J. E. Ayers, New model for the thickness and mismatch dependencies of threading dislocation densities in mismatched heteroepitaxial layers, 1995, J. Applied Physics, vol. 78, Issue 6, pp. 3724-3726. (Year: 1995). |
A. E. Romanov et al., Modeling of Threading Dislocation Density Reduction in Heteroepitaxial Layers, 1997, Phys. Stat. Sol. (b) vol. 199, pp. 33-49. (Year: 1997). |
Noto et al., “Growth of Gaas on Si Using Algap Intermediate Layer”, published in Cambridge Core, MRS Proceedings, vol. 148. doi:10.1557/proc-148-247, retrieved on Jun. 25, 2019, from https://doi.org/10.1557/PROC-148-24, 2 pages. |
Soga et al., “Charactenzation of epitaxially grown GaAs on bi substrates with IIIV compounds intermediate layers by metalorganic chemical vapor deposition”, published in AIP Journal of Applied Physics 57, 4578, retrieved on Jun. 25, 2019 form http://dx.doi.org/10.1063/1.335363, 6 pages. |
Soga et al., “Defect Characterization of GaAs on Si Grown by MOCVD”, published in (1989) The Japan Society of Applied Physics Japanese Journal of Applied Physics, vol. 28, Part 1, No. 12, pp. 2441-2445, 6 pages. |
MOCVD Growth of GaAs on Si Substrates with AlGaP with Strained Superlattice Layers, Electronics Letters, SOGA et al., Oct. 25, 1984, vol. 20 , Issue: 22 , pp. 916-918, 3 pages. |
Number | Date | Country | |
---|---|---|---|
20190393380 A1 | Dec 2019 | US |