Claims
- 1. A method of processing a semiconductor wafer sliced from a monocrystalline ingot, said method comprising at least the steps of chamfering, lapping, etching, mirror-polishing, and cleaning, wherein in said etching step reaction-controlled acid etching is first performed and then diffusion-controlled acid etching is performed; and an etching amount of the reaction-controlled acid etching is greater than an etching amount of the diffusion-controlled acid etching.
- 2. A method of processing a semiconductor wafer according to claim 1, wherein the etching amount of the reaction-controlled acid etching is 10-30 μm, and the etching amount of the diffusion-controlled acid etching is 5-20 μm.
- 3. A method of processing a semiconductor wafer according to claim 2, wherein in each of the reaction-controlled acid etching and the diffusion-controlled acid etching, there is used an etchant obtained through addition of silicon into a mixed acid aqueous solution composed of hydrofluoric acid, nitric acid, acetic acid, and water, and the silicon concentration of the etchant used in the reaction-controlled acid etching is higher than that of the etchant used in the diffusion-controlled acid etching.
- 4. A method of processing a semiconductor wafer according to claim 3, wherein the silicon concentration of the etchant used in the reaction-controlled acid etching is 20-30 g/l, and the silicon concentration of the etchant used in the diffusion-controlled acid etching is 5-15 g/l.
- 5. A method of processing a semiconductor wafer according to claim 1, wherein in each of the reaction-controlled acid etching and the diffusion-controlled acid etching, there is used an etchant obtained through addition of silicon into a mixed acid aqueous solution composed of hydrofluoric acid, nitric acid, acetic acid, and water, and the silicon concentration of the etchant used in the reaction-controlled acid etching is higher than that of the etchant used in the diffusion-controlled acid etching.
- 6. A method of processing a semiconductor wafer according to claim 5, wherein the silicon concentration of the etchant used in the reaction-controlled acid etching is 20-30 g/l, and the silicon concentration of the etchant used in the diffusion-controlled acid etching is 5-15 g/l.
Priority Claims (3)
Number |
Date |
Country |
Kind |
9-356153 |
Dec 1997 |
JP |
|
10-122858 |
Apr 1998 |
JP |
|
10-241101 |
Aug 1998 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/207,193 filed Dec. 8, 1998, U.S. Pat. No. 6,239,039, which application is hereby incorporated by reference in its entirety.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5899731 |
Kai et al. |
May 1999 |
A |
5899744 |
Toyama et al. |
May 1999 |
A |
5976983 |
Miyazaki et al. |
Nov 1999 |
A |
6099748 |
Netsu et al. |
Aug 2000 |
A |