Claims
- 1. A semiconductor processing method of forming integrated circuitry on a silicon-comprising wafer comprising the following steps in the following sequence:forming a wafer alignment pattern on the silicon-comprising wafer; processing a first portion of the alignment pattern differently from a second portion of the alignment pattern; and wherein the processing comprises growing oxide in the first portion to raise an average elevation of the first portion compared to an average elevation of the second portion.
- 2. The semiconductor processing method of claim 1 wherein the processing further comprises masking the second portion.
- 3. The semiconductor processing method of claim 1 wherein the processing further comprises masking the second portion with a LOCOS mask.
- 4. The semiconductor processing method of claim 1 wherein the processing further comprises masking the second portion with a nitride mask.
- 5. The semiconductor processing method of claim 1 wherein the processing comprises LOCOS processing.
- 6. The semiconductor processing method of claim 1 wherein the oxide comprises a portion of a field oxide.
RELATED PATENT DATA
This patent resulted from a continuation application of U.S. patent application Ser. No. 08/988,853, filed Dec. 11, 1997 now U.S. Pat. No. 6,207,529, which resulted from a continuation application of U.S. patent application Ser. No. 08/691,855, filed Aug. 2, 1996 now U.S. Pat. No. 5,700,732.
US Referenced Citations (20)
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/988853 |
Dec 1997 |
US |
Child |
09/783504 |
|
US |
Parent |
08/691855 |
Aug 1996 |
US |
Child |
08/988853 |
|
US |