This invention relates generally to semiconductor structures and particularly to shallow trench isolation.
The formation of integrated circuits includes the definition of isolation regions to prevent parasitic current leakage between devices. Isolation techniques include the shallow trench isolation (STI) scheme that has increased the planarity and packing density of silicon very large scale integration (Si VLSI) devices, and has thus been the isolation scheme of choice since approximately the 0.25 micrometer (μm) technology node.
In a typical STI process, an active device area is protected by a pad oxide and a nitride overlayer, and isolation trenches are etched around the active device area. After the trench etch, a liner oxide is formed in each trench. This liner oxidation step serves several purposes. First, the oxidation eliminates any etch damage to a trench sidewall by consuming a small amount of the sidewall material. Second, the liner oxidation rounds the upper corners of the trench, minimizing the fringing fields that can result from sharp corners at the active area edge. If present, these fields form a parasitic, low-threshold voltage transistor at the active area edge that can degrade the subthreshold characteristics of the main device. Finally, because it is typically a thermal oxide, the liner oxide forms a high-quality interface between the Si trench sidewall and the deposited trench oxide. Interface traps, i.e., electrically active defects present at an oxide/semiconductor interface, are thereby minimized at this interface. The liner oxidation is often performed at high temperatures, i.e., >1000° C., and in an oxygen, i.e., dry ambient.
After the liner oxidation, a chemical vapor deposited (CVD) dielectric, such as silicon dioxide, is deposited over the entire substrate, filling the trenches. This CVD dielectric also covers the active device regions, and it should be selectively removed for device processing to continue. This is accomplished by planarizing the substrate, typically via chemical-mechanical polishing (CMP), using the silicon nitride layer over the active area as a stop layer. This process removes the dielectric from the active areas while retaining it in the isolation trenches. The nitride and pad oxide masking layers are then removed, resulting in a highly planar substrate with isolated device regions.
The formation of STI structures on silicon-germanium (SiGe) virtual substrates may be particularly challenging. SiGe virtual substrates are a platform for new generations of VLSI devices that exhibit enhanced performance in comparison to devices fabricated on bulk Si substrates. An important component of a SiGe virtual substrate is a layer of SiGe that has been relaxed to its equilibrium lattice constant, i.e., a lattice constant that is larger than that of Si. This relaxed SiGe layer may be formed directly on a Si substrate by, e.g., wafer bonding or direct epitaxy, or atop a relaxed graded SiGe layer, in which the lattice constant of the SiGe material has been increased gradually over the thickness of the layer. The SiGe virtual substrate can also incorporate buried insulating layers, echoing the structure of a semiconductor-on-insulator (SOI) wafer. In order to fabricate high-performance devices on these platforms, thin strained layers of Si, Ge, or SiGe are grown on the relaxed SiGe virtual substrates. The resulting biaxial tensile or compressive strain alters the carrier mobilities in the layers, enabling the fabrication of high speed and/or low power devices. Many issues and challenges arise when fabricating devices on SiGe rather than bulk Si substrates.
Forming an STI structure on a SiGe virtual substrate includes the etching and exposure of the underlying relaxed SiGe. Direct thermal liner oxidation of a trench etched in SiGe may be problematic and may result in a low-quality liner oxide. During liner oxidation, the Ge in the SiGe may be snowplowed ahead of an oxidation front, resulting in a pure silicon dioxide (SiO2) oxide layer atop a portion of a SiGe layer that is enriched in Ge content in comparison to the SiGe bulk material. Although in this case, the oxide itself has all of the properties of oxidized Si, it is proximate a layer of SiGe with an elevated Ge content. The presence of this elevated level of Ge at this interface may result in a very high density of interface traps. These interface traps may in turn result in increased subthreshold leakage, or in a shift in threshold voltage, for the active device, and are therefore undesirable.
If a trench is relied upon to induce all of the strain in a channel, the amount of strain that can be induced in the channel is limited. Too much trench-induced strain may produce defects, leading to problems with device operation.
Trench structures, as well as other strain-inducing elements, are provided to induce strain in channel regions of transistors. This strain improves the performance of transistors, particularly those fabricated with small active area dimensions.
In accordance with an aspect of the present invention, interface trap density at an interface between a liner dielectric, such as an oxide, and a trench sidewall is decreased, i.e., at the point where the trench is defined in a SiGe virtual substrate. After the trench etch process is completed, a liner dielectric is formed. For example, a liner oxidation is performed such that the Ge present in the SiGe is not snowplowed ahead of the oxidation front. Instead, the Ge is incorporated into the liner oxide, leading to a decreased interface trap density and reduced subthreshold device leakage. The liner oxidation may take place in a wet, i.e., steam ambient and/or at a low temperature, i.e., <1000° C.
Since the liner oxide contains Ge incorporated during the oxidation process, it may be more susceptible to attack by etchants used during subsequent processing, e.g., wet cleans such as hydrofluoric acid (HF) or even rinses in deionized water. To protect the liner oxide from accelerated etching, a secondary protective liner may be used. This liner, preferably a dielectric material such as silicon nitride or silicon dioxide, may be deposited conformally over the initial liner oxide. The protective liner is selected to have a lower etch rate in wet etchants, such as HF, than the liner oxide. Since it may not contain Ge and may thus be less susceptible to etchants, this protective liner may preserve the integrity of the liner oxide during subsequent process steps. After the formation of the protective liner, the STI process is then continued as for Si substrates i.e., the trench is filled with a dielectric material such as high density plasma oxide.
In accordance with this invention, the interface between the liner dielectric and the trench sidewalls has a satisfactory integrity with a low interface trap density, e.g., less than 5×1011/cm2. Additionally, transistor off-state current (Ioff) is affected by the edge-leakage that occurs underneath the gate of the transistor. A low interface trap density in the portions of the STI disposed underneath the gate, therefore, is critical for obtaining a low Ioff. If the interface trap density is low, as enabled by this invention, sufficient leakage current cannot flow under the transistor gate to induce a high Ioff. In a transistor having a channel width of 1 μm, the Ioff may be less than 10−6 Ampere. In some embodiments, the off current may be less than 10−9 Ampere. This low device off current is achieved utilizing a novel STI process that has a large degree of process latitude. In some embodiments, because the Ge-containing liner oxide is protected by a protective liner, additional process steps will be similar to those employed in standard processes. The liner oxide's possible susceptibility to chemical attack will not place limits on subsequent process steps.
In an aspect of the invention, a masking material may be used during the formation of an STI structure, i.e., a trench structure, to induce a strain of a type different from a strain in a strained layer in which the trench structure is being defined.
In an aspect, the invention features a structure including a substrate, and a first transistor disposed over a first region of the substrate. The first transistor includes a first source region and a first drain region disposed in a first portion of the substrate, a first channel region disposed between the first source region and the first drain region, the first channel region having a first type of strain, and a first gate disposed above the first channel region and between the first source and first drain regions, the first gate including a material selected from the group of a doped semiconductor, a metal, and a metallic compound. A first trench structure is proximate at least one side of one of the first source region and the first drain region. The first trench structure induces only a portion of the first type of strain in the first channel region.
One or more of the following features may be included. A strained layer may be disposed over the substrate. The strained layer may include at least one of silicon and germanium. At least a portion of the first channel region may be disposed in the strained layer. A dielectric layer may be disposed over the substrate, and the strained layer may be disposed over and in contact with the dielectric layer. The first type of strain may be tensile. The first type of strain may be compressive. The substrate may include at least one of silicon and germanium. The substrate comprises at least one element other than silicon. The other element may be germanium.
A first cap layer may be disposed over a surface of the first transistor, and the strain in the first channel region may be induced by the first cap layer. The first cap layer may include silicon nitride. The strain in the first channel region may be induced by at least one of the first source region and the first drain region. The at least one of the first source region and the first drain region may include a second material having a larger lattice constant than a lattice constant of a semiconductor material disposed in at least one of the first channel region and an area proximate at least one of the first source region and the first drain region. The second material may include a material selected from the group including SiGe and Ge. The at least one of the first source region and the first drain region may include a second material having a smaller lattice constant than a lattice constant of a semiconductor material disposed in at least one of the first channel region and an area proximate at least one of the first source region and the first drain region. The second material may include a material selected from the group of SiGe, Si, and SiC.
The strain in the first channel region is induced by the first gate. The first gate may include material selected from the group of metal silicide, metal germanosilicide, and metal germanocide.
The structure may include a second transistor disposed over a second region of the substrate. The second transistor may include a second source region and a second drain region disposed in a second portion of the substrate, a second channel region disposed between the second source region and the second drain region, the second channel region having a second type of strain, and a second gate disposed above the second channel region and between the second source and second drain regions, the second gate including a material selected from the group of a doped semiconductor, a metal, and a metallic compound; and a second trench structure proximate at least one side of one of the second source region and the second drain region, the second trench structure inducing only a portion of the second type of strain in the second channel region. The first and second types of strain may be different.
The portion of the strain induced by the first trench structure may be approximately zero. The structure may include a first strain-inducing element, and a first epitaxial strained layer. The first channel region may be disposed within a portion of the first epitaxial strained layer and the first strain-inducing element may induce only a portion of the strain in the first channel region. The first strain-inducing element may include a first cap layer disposed over a surface of the first transistor. The first strain-inducing element may include the first gate. The first strain-inducing element may include at least one of the first source region and the first drain region.
In another aspect, the invention features a method for forming a semiconductor structure, the method including providing a substrate and forming a first transistor over a first region of the substrate. The first transistor may be formed by defining a first source region and a first drain region in a first portion of the substrate, defining a first channel region between the first source region and the first drain region, the first channel region having a first type of strain, and forming a first gate above the first channel region and between the first source and first drain regions, the first gate including a material selected from the group of a doped semiconductor, a metal, and a metallic compound. A trench structure may be formed proximate at least one side of one of the first source region and the first drain region, the first trench structure tailored to induce only a portion of the first type of strain in the first channel region.
One or more of the following features may be included. A second transistor may be formed over a second region of the substrate. The second transistor may be formed by defining a second source region and a second drain region in a second portion of the substrate, defining a second channel region between the second source region and the second drain region, the second channel region having a second type of strain, and forming a second gate above the second channel region and between the second source and second drain regions, the second gate including a material selected from the group of a doped semiconductor, a metal, and a metallic compound. A second trench structure is formed proximate at least one side of one of the second source region and the second drain region, the second trench structure tailored to induce only a portion of the second type of strain in the second channel region.
The first and second types of strain may be different. A first cap layer may be formed over a surface of the first transistor, the cap layer tailored to induce the first type of strain in the first channel region. At least a portion of the strain in the first channel region may be induced by at least one of the first source region and the first drain region. At least one of the first source region and the first drain region may include a second material having a larger lattice constant than a lattice constant of a semiconductor material disposed in at least one of the first channel region and an area proximate at least one of the first source region and the first drain region.
The at least one of the first source region and the first drain region may include a second material having a smaller lattice constant than a lattice constant of a semiconductor material disposed in at least one of the first channel region and an area proximate at least one of the first source region and the first drain region.
At least a portion of the strain in the first channel region may be induced by the first gate. The portion of the first type of strain the first trench structure is tailored to induce may be approximately zero. The first channel region may be defined in a portion of a first epitaxial strained layer.
A first strain-inducing element may be provided. The first strain-inducing element may include a first cap layer disposed over a surface of the first transistor. The first strain-inducing element may include the first gate. The first strain-inducing element may include at least one of the first source region and the first drain region.
a-10e are schematic plan and cross-sectional views, of a device including the semiconductor structure illustrated in
Like-referenced features represent common features in corresponding drawings.
In
A relaxed layer 16 is disposed over graded SiGe layer 14. Relaxed layer 16 contains, for example, Si1-xGex wherein 0.1≦x≦0.9 and has a thickness T2 of, e.g., 0.2-2 μm. In some embodiments, Si1-xGex may include Si0.70Ge0.30 and T2 may be approximately 1.5 μm. Relaxed layer 16 may be substantially or fully relaxed, as determined by triple axis X-ray diffraction, and may have a threading dislocation density of <1×106 dislocations/cm2, as determined by etch pit density (EPD) analysis. Because threading dislocations are linear defects disposed within a volume of crystalline material, threading dislocation density may be measured as either the number of dislocations intersecting a unit area within a unit volume or the line length of dislocation per unit volume. Threading dislocation density therefore, may be expressed in either units of dislocations/cm2 or cm/cm3. Relaxed layer 16 may have a surface particle density of, e.g., less than about 0.3 particles/cm2. Further, relaxed layer 16 may have a localized light-scattering defect level of less than about 0.3 defects/cm2 for particle defects having a size (diameter) greater than 0.13 μm, a defect level of about 0.2 defects/cm2 for particle defects having a size greater than 0.16 μm, a defect level of about 0.1 defects/cm2 for particle defects having a size greater than 0.2 μm, and a defect level of about 0.03 defects/cm2 for defects having a size greater than 1 μm. Process optimization may enable reduction of the localized light-scattering defect levels to about 0.09 defects/cm2 for particle defects having a size greater than 0.09 μm and to 0.05 defects/cm2 for particle defects having a size greater than 0.12 μm.
Substrate 12, graded layer 14, and relaxed layer 16 may be formed from various material systems, including various combinations of group II, group III, group IV, group V, and group VI elements. For example, each of substrate 12, graded layer 14, and relaxed layer 16 may include a III-V compound. Substrate 12 may include gallium arsenide (GaAs), graded layer 14 and relaxed layer 16 may include indium gallium arsenide (InGaAs) or aluminum gallium arsenide (AlGaAs). These examples are merely illustrative, and many other material systems are suitable.
A strained semiconductor layer 18 is disposed over relaxed layer 16. Strained layer 18 may include a semiconductor such as at least one of a group II, a group III, a group IV, a group V, and a group VI element. Strained semiconductor layer 18 may include, for example, Si, Ge, SiGe, GaAs, indium phosphide (InP), and/or zinc selenide (ZnSe). Strained layer 18 may have a starting thickness T3 of, for example, 50-1000 angstroms (Å). In an embodiment, T3 may be approximately 200-500 Å.
Strained layer 18 may be formed by epitaxy, such as by atmospheric-pressure CVD (APCVD), low- (or reduced-) pressure CVD (LPCVD), ultra-high-vacuum CVD (UHVCVD), by molecular beam epitaxy (MBE), or by atomic layer deposition (ALD). Strained layer 18 containing Si may be formed by CVD with precursors such as dichlorosilane, silane, disilane, or trisilane. Strained layer 18 containing Ge may be formed by CVD with precursors such as germane or digermane. The epitaxial growth system may be a single-wafer or multiple-wafer batch reactor. The growth system may also utilize a low-energy plasma to enhance layer growth kinetics.
In an embodiment in which strained layer 18 contains substantially 100% Si, strained layer 18 may be formed in a dedicated chamber of a deposition tool that is not exposed to Ge source gases, thereby avoiding cross-contamination and improving the quality of the interface between strained layer 18 and relaxed layer 16. Furthermore, strained layer 18 may be formed from an isotopically pure precursor(s). Isotopically pure materials (e.g., Si or Ge) have better thermal conductivity than materials present as mixtures of atomic isotopes. Higher thermal conductivity may help dissipate heat from devices subsequently formed on strained layer 18, thereby maintaining the enhanced carrier mobilities provided by strained layer 18.
After formation, strained layer 18 has an initial misfit dislocation density of, for example, 0-105 cm/cm2. In an embodiment, strained layer 18 has an initial misfit dislocation density of approximately 0 cm/cm2. Because misfit dislocations are linear defects generally lying within a plane between two crystals within an area, they may be measured in terms of total line length per unit area. Misfit dislocation density, therefore, may be expressed in units of dislocations/cm or cm/cm2. In one embodiment, strained layer 18 may be tensilely strained, e.g., Si formed over SiGe. In another embodiment, strained layer 18 may be compressively strained, e.g., Ge formed over SiGe.
Strained layer 18 may have a surface particle density of, e.g., less than about 0.3 particles/cm2. As used herein, “surface particle density” includes not only surface particles but also light-scattering defects, and crystal-originated pits (COPs), and other defects incorporated into strained layer 18. Process optimization may enable reduction of the localized light-scattering defect levels to about 0.09 defects/cm2 for particle defects having a size greater than 0.09 μm and to 0.05 defects/cm2 for particle defects having a size greater than 0.12 μm. These surface particles may be incorporated in strained layer 18 during the formation of strained layer 18, or they may result from the propagation of surface defects from an underlying layer, such as relaxed layer 16.
In alternative embodiments, graded layer 14 may be absent from the structure. Relaxed layer 16 may be formed in various ways, and the invention is not limited to embodiments having graded layer 14. In other embodiments, strained layer 18 may be formed directly on substrate 12. In this case, the strain in layer 18 may be induced by lattice mismatch between layer 18 and substrate 12, induced mechanically, e.g., by the deposition of overlayers, such as Si3N4, or induced by thermal or lattice mismatch between layer 18 and a subsequently grown layer, such as a SiGe layer. In some embodiments, a uniform semiconductor layer (not shown), having a thickness of approximately 0.01-1.5 μm and comprising the same semiconductor material as substrate 12, is disposed between graded buffer layer 14 and substrate 12. This uniform semiconductor layer may be grown to improve the material quality of layers subsequently grown on substrate 12, such as graded buffer layer 14, by providing a clean, contaminant-free surface for epitaxial growth. In certain embodiments, relaxed layer 16 may be planarized prior to growth of strained layer 18 to eliminate the crosshatched surface roughness induced by graded buffer layer 14. (See, e.g., M. T. Currie, et al., Appl. Phys. Lett., 72 (14) p. 1718 (1998), incorporated herein by reference.) The planarization may be performed by a method such as CMP, and may improve the quality of a subsequent bonding process because it minimizes the wafer surface roughness and increases wafer flatness, thus providing a greater surface area for bonding.
Referring to
In another embodiment, a compressively strained layer (not shown) may be disposed below or above strained layer 18. In such embodiment, the compressively strained layer includes Si1-yGey with a Ge content (y) higher than the Ge content (x) of relaxed Si1-xGex layer 16. The compressively strained layer may contain, for example, a Ge content wherein 0.3≦y≦1 and have a thickness of, e.g., 10-200 Å.
c illustrates another type of structure amenable to use in connection with the present invention. Specifically, the structure is an SSOI substrate 22 having an insulator layer 24 disposed beneath strained layer 18. Insulator layer 24 may be a dielectric layer including an oxide, for example, SiO2. In an embodiment, dielectric layer 24 may include a material having a higher melting point (Tm) than that of pure SiO2, i.e., higher than 1700° C. Examples of such materials are silicon nitride (Si3N4), aluminum oxide, magnesium oxide, etc. Using dielectric layer 24 with a high Tm helps prevents possible relaxation of the transferred strained semiconductor layer 18 that may occur during subsequent processing, due to softening of the underlying dielectric layer 24 at temperatures typically used during device fabrication (approximately 1000-1200° C.). In such embodiment where strained layer 18 is formed directly on insulator layer 24, relaxed layer 16 and graded layer 14 may be absent from the structure. In another embodiment (not shown), the insulator layer 24 may be disposed directly beneath relaxed layer 16. In this case, graded layer 14 may be absent from the structure. The insulator layer 24 may have a thickness of, e.g., 200-3000 Å.
Referring to
Masking layer 28 may include a material selected to exert a type of strain different from the type of strain in strained layer 18. For example, in one embodiment, strained layer 18 may have a first type of strain, e.g., tensile strain, and masking layer 28 may have a second type of strain, e.g., compressive strain. More specifically, strained layer 18 may include tensilely strained silicon and masking layer 28 may include compressively strained silicon nitride. In another embodiment, strained layer 18 may be compressively strained, and masking layer 28 may be tensilely strained. More specifically, strained layer 18 may include compressively strained germanium, and masking layer 28 may include tensilely strained silicon nitride.
Mismatching the types of strain in masking layer 28 and strained layer 18 may help prevent relaxation of strained layer 18 during subsequent high temperature processing steps. In addition, although the thickness of pad oxide 26 may typically be selected to be large enough to buffer the underlying structure from strain exerted by masking layer 28, the thickness of pad oxide 26 may be reduced (e.g., to less than 200 Å, preferably less than 100 Å) to facilitate the exertion of strain by masking layer 28 on underlying layers. Masking layer 28 may have a thickness T5 of, for example, 500-2000 Å.
The strain of silicon nitride films grown by LPCVD at temperatures greater than approximately 700° C. may be selected by varying the silicon content of the nitride film. (See, e.g., S. Habermehl, J. Appl. Phys., 83 (9) p. 4672 (1998), incorporated herein by reference.) For example, LPCVD stoichiometric silicon nitride films (i.e., Si3N4) are typically tensilely strained, while silicon-rich nitride films (e.g., with a silicon volume fraction greater than 0.1-0.15, or with a Si/N atomic ratio greater than 0.75) are typically compressively strained. The silicon content of a nitride film formed by LPCVD may be varied by changes in the ratio of silicon and nitrogen precursors utilized in the growth process. For example, a nitride growth process performed at 850° C. and a pressure of 200 milliTorr (mTorr) utilizing dichlorosilane (SiCl2H2) as a silicon precursor and ammonia (NH3) as a nitrogen precursor will form a silicon-rich nitride when the ratio of dichlorosilane flow to the total gas flow is greater than approximately 0.85. For lower temperatures, the relative amount of dichlorosilane may need to be increased to form silicon-rich nitride films. Compressive silicon nitride films may have a refractive index greater than approximately 2.4, and tensile silicon nitride films may have a refractive index smaller than approximately 2.4. (See, e.g., M. Sekimoto, et al., J. Vac. Sci. Technol., 21 (4) p. 1017 (1982), incorporated herein by reference.)
In another embodiment, silicon nitride films for various strain levels may be formed by PECVD at deposition temperatures less than approximately 700° C. Variations in precursor gas ratio, RF power, dilution gas, and plasma excitation frequency may lead to strain variations in the final film. For example, for a PECVD process performed at 220° C., 200 Pascals pressure, 100 watts RF power, and helium dilution, a compressive silicon nitride film may be deposited when the ratio of silane flow to total gas flow (silane, ammonia, and nitrogen) is smaller than approximately 0.03. When this ratio is larger than approximately 0.03, a tensilely strained silicon nitride film may be deposited. (See, e.g., M. J. Loboda, et al., J. Mater. Res., 11 (2) p. 391 (1996), incorporated herein by reference.)
In an alternative embodiment, silicon nitride films of varying strain levels may be produced by high density plasma CVD (HDPCVD) in a process utilizing an inductively coupled plasma (ICP) source at temperatures less than 500° C. with precursors such as silane, ammonia, and nitrogen. The plasma used in this process may utilize noble gases such as argon or helium, which may also act as dilution gases in this process. The chuck power levels may be varied to tailor strain levels in silicon nitride films. For example, a process at 150° C. and 10 mTorr utilizing silane, ammonia, and helium gases (total gas flow of 40 standard cubic centimeters per minute (sccm)) and an ICP power of 800 watts may produce compressively strained silicon nitride films for RF chuck power levels less than approximately 40 watts and tensilely strained silicon nitride films for RF chuck power levels greater than approximately 40 watts. (See, e.g., J. W. Lee, et al., J. Electrochemical. Soc., 147 (4) p. 1481 (2000), incorporated herein by reference.)
Referring to
After the definition of photoresist mask 32, a portion 38 of masking layer 28 exposed by photoresist layer 32 is removed, leaving behind masking layer portions 28a, 28b protected by photoresist mask 32 and exposing a portion 40 of pad oxide 26. Portion 40 of pad oxide 26 is then removed, leaving behind pad oxide portions 26a, 26b. In particular, exposed masking layer portion 38 may be removed by a suitable removal process such as a reactive ion etch (RIE) using gases such as a combination of nitrogen trifluoride, ammonia, and oxygen, or a combination of hydrogen bromide, chlorine, and oxygen. Pad oxide portion 40 may be removed by a wet etch that is selective to silicon, such as a hydrofluoric acid etch. The removal of pad oxide portion 40 exposes a portion 42 of strained layer 18. In an alternative embodiment, a first RIE etch may be to performed to remove portion 38 of masking layer 28, as well as portion 40 of pad oxide 26. This first RIE etch may not be selective to underlying semiconductor material, and may etch perhaps a few hundred Å into an underlying semiconductor material, e.g., strained layer 18. Then a second RIE etch step may be performed with a different chemistry and/or etch conditions, to remove ˜2500-4000 Å of underlying material, as described below with reference to formation of trench 50.
Referring to
Referring to
In one embodiment and referring to
These thermal oxidation processing parameters may permit the incorporation into the oxide of elements, including elements other than Si, disposed in substrate 12. For example, in some embodiments, substrate 12 with layers 13 may be a SiGe virtual substrate and first dielectric layer 72 may include Ge. The ratio of Ge to Si in first dielectric layer 72 may be substantially similar to the ratio of Ge to Si in a substrate portion 74 that includes relaxed layer 16 and strained layer 18. More specifically, first dielectric layer 72 may be an oxide in the form of Si1-xGexO2. Further, an interface 76 between first dielectric layer 72 and trench sidewalls 58a, 58b may have a satisfactory integrity with a low interface trap density, e.g., less than 5×1011/cm2.
In another embodiment and referring to
Referring to
Materials and methods of forming dielectric layer 72 (and optionally protective liner 78) may be tailored to define trench structure 55 having the same type of strain as that in a particular layer of the substrate. For example, when strained layer 18 is compressively strained, dielectric layer 72 may be formed in a manner and of a material that will result in it also being compressively strained. In another embodiment, strained layer 18 may be tensilely strained, and dielectric layer 72 may be formed in a manner and of a material that will result in it also being tensilely strained.
In some embodiments, trench structure 55 may include both first dielectric 72 and protective liner 78, and the two layers may exert the same type of strain or different types of strain. Having different types of strain in first dielectric 72 and protective liner 78 may be advantageous. For example, when first dielectric 72 is formed in a steam ambient, compressive strain may be created in trench structure 55 and may affect device performance. Protective liner 78 may help to counteract this compressive strain by providing a tensilely strained layer. The total amount of strain of first dielectric 72 and protective liner 78 is preferably the same type of strain as the type of strain in one of the plurality of layers 13 on substrate 12, for example, strained layer 18.
Referring to
In an embodiment in which it is desired that trench structure 55 induce tensile strain, fill material 80 may include an amorphous semiconductor, e.g., amorphous silicon. In a subsequent step (either an additional step, or during a further processing step), fill material 80 may be heated to a temperature above its amorphous-polycrystalline phase transition temperature by annealing or by irradiation with ultraviolet or laser energy. Depending on the method, this may include heating fill material 80 to a temperature higher than approximately 500-700° C. During the phase transition that takes place above its amorphous-polycrystalline phase transition temperature, fill material 80 contracts, inducing tensile strain in a region bounded by trench structure 55, e.g., in a channel region of a subsequently fabricated device.
In an alternative embodiment, fill material 80 has a thermal expansion coefficient greater than that of the material within which it is predominantly formed (i.e. strained layer 18, relaxed layer 16, or substrate 12) and it is deposited at elevated temperatures. Depending on the materials present in strained layer 18, relaxed layer 16, and substrate 12, fill material 80 may be selected to have a coefficient of thermal expansion greater than that of Si (2.6×10−6/° C.), Ge (5.8×10−6/° C.), or GaAs (6.86×10−6/° C.). In the case of trench 50 being formed predominately in SiGe, the coefficient of thermal expansion of the SiGe may be approximated as the weighted average of the coefficients of thermal expansion of Si and Ge. Because coefficients of thermal expansion for these materials tend to increase with temperature, fill material 80 may be chosen to have a coefficient of thermal expansion greater than 8×10−6/° C. In this embodiment, when fill material 80 is cooled to room temperature, it contracts more than the surrounding material, inducing tensile strain in a region bounded by trench structure 55, e.g., in the channel region of a subsequently fabricated device. A material suitable for use as fill material 80 may be zinc-alumina-silicate glass.
In another embodiment, fill material 80 is not fully densified, e.g., fill material 80 may include low temperature oxide (LTO), medium temperature oxide (MTO), or silicon dioxide deposited from a tetraethylorthosilicate (TEOS) precursor. An anneal at a temperature above the deposition temperature, e.g., above 700° C., may cause fill material 80 to densify, i.e., contract, thereby inducing tensile strain in the region bounded by trench structure 55, e.g., in the channel region of a subsequently fabricated device. Such a densification anneal is preferably performed at a temperature sufficiently low, e.g., below 1100-1200° C., to prevent strain relief by flow of fill material 80.
In an embodiment, trench structure 55 induces compressive strain, and fill material 80 with a coefficient of thermal expansion smaller than that of the surrounding material may be deposited at elevated temperature. For example, when the surrounding material is predominantly silicon, the fill material 80 may be silicon dioxide. Thus, when fill material 80 is cooled to room temperature, it contracts less than the surrounding material, inducing compressive strain in the region bounded by trench structure 55, e.g., in the channel region of a subsequently fabricated device. In an alternative embodiment, fill material 80 may induce tensile strain as-deposited and may be densified or annealed at high temperatures, e.g., above 900° C. Flow of fill material 80 at such high temperatures may result in compressive strain being induced by fill material 80 after cooling. In another embodiment, compressive silicon dioxide may be deposited by PECVD. In an alternative embodiment, protective liner 78 may be absent in trench 50, and an oxidation step may be performed after filling the trench with fill material 80. Such oxidation is accompanied by a volume expansion which may further induce compressive strain in the region bounded by trench structure 55, e.g., in the channel region of a subsequently fabricated device.
Referring to
Referring to
Referring to
First transistor 106 may be formed on layers 13 disposed over substrate 12. As discussed above with reference to
Source and drain regions 102, 104 may be formed by, e.g., ion implantation of either n-type or p-type dopants. Gate 110 may be formed of a conductive material, such as doped semiconductor, e.g., polycrystalline Si or polycrystalline SiGe; a metal, e.g., titanium (Ti), tungsten (W), molybdenum (Mo), tantalum (Ta), nickel (Ni), or iridium (Ir); or metallic compounds, e.g., titanium nitride (TiN), titanium silicon nitride (TiSiN), tungsten nitride (WN), tantalum nitride (TaN), tantalum silicide (TaSi), nickel silicide (NiSi), or iridium oxide (IrO2), that provide an appropriate workfunction. The gate dielectric layer 114 may be formed on strained layer 18 by, for example, growing a SiO2 layer by thermal oxidation. Alternatively, gate dielectric layer 114 may include a high-k material with a dielectric constant higher than that of SiO2, such as ZrO2, Al2O3, HfO2, HfSiON, or HfSiO4. In some embodiments, gate dielectric layer 114 may be a stacked structure, e.g., a thin SiO2 layer capped with a high-k material.
First and second trench structures 55a, 55b confine carriers (not shown), such as holes or electrons generated during operation of first transistor 106, within a region 124 having an outer semiconductor/insulating boundary 126 defined by first and second trench structures 55a, 55b and by adjacent third and fourth trench structures 55c, 55d. By confining carriers to region 124, trench structures 55a-55d help prevent further migration of the carriers, and thereby prevent leakage currents between first transistor 106 and other devices (not shown). The shallow trench isolation provided by first, second, third, and fourth trench structures 55a-55d is inadequate if the edge-leakage current associated with a high interface trap density at the semiconductor/insulating boundary 126 is sufficient to significantly increase the off-state current (Ioff) of transistor 106. On the other hand, this isolation suffices if the edge-leakage current associated with a low interface trap density at the semiconductor-trench boundary 126 ensures a low Ioff for first transistor 106. Ioff is affected by the edge-leakage that occurs underneath gate 110. A low interface trap density in the portions of boundary 126 disposed underneath gate 110, therefore, is critical for obtaining a low Ioff. If the interface trap density in boundary 126 underneath gate 110 is low, leakage current cannot flow under gate 110 sufficiently to induce a high Ioff. The Ioff may be less than 10−6 Ampere. In some embodiments, the off current is less than 10−9 Ampere.
Trench structures 55a-55d may include a first dielectric layer 72, and optionally a second protective liner 78. Parameters for forming trench structures 55a-55d may be selected such that one or more of the trench structures 55a-55d induces only a portion of the strain in channel region 108, but not the entire strain in channel region 108. For example, in an embodiment, channel region 108 may be compressively strained, and trench structures 55a-55d may be formed in a manner and of materials such that the trench structures 55a-55d are also compressively strained, and induce only a portion of the compressive strain in channel region 108. In another embodiment, channel region 108 may be tensilely strained, and trench structures 55a-55d may be formed in a manner and of materials such that the trench structures 55a-55d are also tensilely strained, and induce only a portion of the tensile strain in channel region 108. The portion of strain induced by trench structures 55a-55d may be between 0-99.9% of the strain in channel region 108.
As used herein, the term “active area length” refers to the dimension of the active device area bounded by trench structures 55a-55d parallel to the current flow and perpendicular to the gate. Referring to
The use of trench structures to induce a portion of the strain in channel region 108 rather than inducing strain of the opposite type (e.g., inducing tensile strain in a compressively strained channel) may result in superior device performance, particularly when the dimensions of the active device area are scaled to small sizes. For example, device performance may be improved when the active area length is smaller than approximately 1 μm and/or the active area width is smaller than 0.5 μm.
As discussed above, in some embodiments, the strain in channel region 108 may arise from lattice mismatch between strained layer 18 and the underlying layers. In other embodiments, strained layer 18 may be a surface portion of substrate 12 upon which a transistor is fabricated. In such embodiments, the strain in channel region 108 may be induced by another structure, for example, a strain-inducing element 128, introduced during device fabrication. The strain in channel region 108 may be predominantly uniaxial. In other embodiments, the strain may be induced along multiple directions, e.g., the strain may be biaxial strain or hydrostatic strain.
As noted above, in some embodiments, a portion of the strain in channel region 108 may be induced by trench structures 55a-55d. In an embodiment, the portion of the strain induced in channel region 108 by trench structures 55a-55d may be approximately zero, and the strain in channel region 108 may be induced by other structures, for example, a strain-inducing element 128, introduced during device fabrication.
Various approaches may be used to tailor the strain induced by trench structures 55a-55d so that the induced strain is approximately zero. For example, the fill material in the trench structures 55a-55d may be selected to have a coefficient of thermal expansion to be approximately the same as the material surrounding the trenches 50, e.g., the fill material may include silicon when the trench is formed in a silicon substrate. Alternatively, the fill material may include two materials, with a first material having strain that is opposite to the strain of a second material.
With continued reference to
Gate 110 may also induce strain in channel region 108 if gate 110 is composed completely or nearly completely of a metal silicide, metal germanosilicide, or metal germanocide, e.g., nickel silicide (NiSi), nickel germanosilicide (NiSiGe), or nickel germanocide (NiGe). The reaction between the metal and the gate polycrystalline silicon, polycrystalline silicon-germanium, or polycrystalline germanium may result in a volumetric change that may induce strain in channel region 108 after processing. In an alternative embodiment, strain in gate 110 may be induced by deposition of an overlayer, e.g., an oxide, and annealing prior to complete or incomplete silicidation of the gate. Gate 110 may include a semiconductor material that has been amorphized, e.g., by an ion implantation step, and may undergo an amorphous-crystalline phase transition (and accompanying volumetric change) during a subsequent anneal. The presence of an overlayer during such an anneal may result in a strain being induced in channel region 108, even after the overlayer is removed and the gate is silicided.
With reference to
In another embodiment, strain in channel region 108 may also be induced predominantly by a silicided region of source region 102 and/or drain region 104. Volumetric changes during the reaction of the silicide metal with the semiconductor material in source region 102 or drain region 104 may cause strain to be induced in channel region 108. Such metals may include titanium, nickel, cobalt, platinum or other suitable metals. In such embodiments, source region 102 and drain region 104 may not be etched and refilled with alternative semiconductor materials.
In another embodiment, strain-inducing element 128 may be introduced during back-end metallization steps or during die-level packaging of a chip including first transistor 106. For example, strain-inducing element 128 could be the package to which the chip is attached after the completion of device fabrication. Such a package can be engineered, e.g., deformed or strained, to induce strain across an entire chip along one or more directions, thereby inducing strain in channel region 108. For such embodiments, bulk semiconductor substrate 12 may have a reduced thickness, e.g., due to removal of material by backside grinding. In another embodiment, strain-inducing element 128 could be a metallization layer or a dielectric layer between metal wiring layers deposited and/or processed in a manner such that strain is induced in channel region 108.
The methods described herein by which strain is induced in channel region 108 may be used in combination with the epitaxial strained layer 18 described above, and/or with SSOI or SOI wafers.
Referring to
A second trench structure 55a′ may be formed proximate at least one side of second source region 102′ or second drain region 104′. A second pair of trench structures including trench structures 55a′, 55b′ may be formed proximate second source region 102′ and second drain region 104′. In an embodiment, second channel region 108′ may be compressively strained, and trench structures 55a′, 55b′ may be formed in a manner and of materials such that trench structures 55a′, 55b′ are also compressively strained, and induce a portion of the compressive strain in second channel region 108′. In another embodiment, second channel region 108′ may be tensilely strained, and trench structures 55a′, 55b′ may be formed in a manner and of materials such that trench structures 55a′, 55b′ are also tensilely strained, and induce a portion of the tensile strain in second channel region 108′.
The first channel region 108 and the second channel region 108′ may have the same or different types of strain. For example, in one embodiment, first channel region 108 may be compressively strained, while second channel region 108′ is tensilely strained. In this embodiment, trench structures 55a, 55b may be formed in a manner and of materials such that trench structures 55a and 55b are compressively strained, and induce a portion of the compressive strain in first channel region 108. Trench structures 55a′, 55b′ may be formed in a manner and of materials such that trench structures 55a′, 55b′ are tensilely strained, and induce a portion of the tensile strain in second channel region 108′.
In the case of first channel region 108 and second channel region 108′ having different types of strain, it may be advantageous in terms of process simplicity for trench structures 55a, 55b, 55a′, 55b′ to induce approximately no strain on channel regions 108 and 108′. In this case, the strain in strained layer 18 may be augmented with another strain-inducing technique described above, e.g., cap layer 130, strain-inducing gate 110, or etched and refilled source and drain regions 102 and 104. In an embodiment, first transistor 106 could include first channel region 108 in strained layer 18 that is tensilely strained, cap layer 130 that induces tensile strain, and trench structures 55a, 55b that induce little or no strain on first channel region 108. Second transistor 106′ could include second channel region 108′ in strained layer 18 that is compressively strained, source and drain regions 102′, 104′ comprising a material with a larger lattice constant than that of surrounding material (at least one of strained layer 18 and relaxed layer 16) and hence inducing compressive strain in second channel region 108′, and trench structures 55a′, 55b′ that induce little or no strain on second channel region 108′. These methods may also be utilized on SSOI substrates.
The use of these composite techniques to cooperatively induce the strain in channel region 108 rather than inducing strain of opposite types (e.g., inducing tensile strain in a compressively strained channel) may result in superior device performance, particularly when the dimensions of the active device area are scaled to small sizes. For example, device performance may be improved when the active area length is smaller than approximately 1 μm and/or the active area width is smaller than 0.5 μm.
In some embodiments, either or both of the gates of transistors 106, 106′ may be oriented along crystallographic directions offset from the customary in-plane [110] direction. For example, a transistor gate may be aligned to an in-plane [100] direction on a (100) Si wafer. In other embodiments, a substrate having a surface other than the customary (100) surface may be used in the manufacture of transistors 106, 106′. For example, a substrate with a (110) or (111) surface may be used. For the case of a SOI or SSOI substrate, a layer above the insulating layer may have an in-plane rotation with respect to an underlying substrate (i.e., the crystallographic directions in the layer may be different from that of the substrate) or may have surface crystallographic planes other than those of the underlying substrate. For example, a semiconductor layer may be rotated 45° in-plane prior to bonding to form an SOI or SSOI substrate. Alternatively, a semiconductor (strained or unstrained) may be formed with an alternative surface crystallographic plane (e.g., (110) or (111)) and bonded to a handle wafer (e.g., with a (100) surface).
Embodiments of this invention may also be applicable to transistors with multiple or wrap-around gates. Examples of these include fin-FETs, tri-gate FETs, omega-FETs, and double-gate FETs (the channels of which may be oriented horizontally or vertically).
The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The foregoing embodiments are therefore to be considered in all respects illustrative rather than limiting on the invention described herein.
This application is a continuation application of U.S. Ser. No. 10/794,010, filed Mar. 5, 2004, which claims the benefit of U.S. Provisional Application 60/452,794 filed Mar. 7, 2003, the entire disclosure of each of which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4010045 | Ruehrwein | Mar 1977 | A |
4354898 | Coldren et al. | Oct 1982 | A |
4411734 | Maa | Oct 1983 | A |
4522662 | Bradbury et al. | Jun 1985 | A |
4547956 | Bouadma et al. | Oct 1985 | A |
4649859 | Wanlass | Mar 1987 | A |
4675074 | Wada et al. | Jun 1987 | A |
4710788 | Dambkes et al. | Dec 1987 | A |
4717681 | Curran | Jan 1988 | A |
4749441 | Christenson et al. | Jun 1988 | A |
4755478 | Abernathey et al. | Jul 1988 | A |
4764246 | Bridges et al. | Aug 1988 | A |
4777517 | Onodera et al. | Oct 1988 | A |
4786615 | Liaw et al. | Nov 1988 | A |
4803539 | Psaras et al. | Feb 1989 | A |
4857986 | Kinugawa | Aug 1989 | A |
4963506 | Liaw et al. | Oct 1990 | A |
4969031 | Kobayashi et al. | Nov 1990 | A |
4987462 | Kim et al. | Jan 1991 | A |
4990979 | Otto | Feb 1991 | A |
4997776 | Harame et al. | Mar 1991 | A |
5013681 | Godbey et al. | May 1991 | A |
5034348 | Hartswick et al. | Jul 1991 | A |
5089872 | Ozturk et al. | Feb 1992 | A |
5091767 | Bean et al. | Feb 1992 | A |
5108946 | Zdebel et al. | Apr 1992 | A |
5155571 | Wang et al. | Oct 1992 | A |
5166084 | Pfiester | Nov 1992 | A |
5177583 | Endo et al. | Jan 1993 | A |
5198689 | Fujioka | Mar 1993 | A |
5202284 | Kamins et al. | Apr 1993 | A |
5207864 | Bhat et al. | May 1993 | A |
5208182 | Narayan et al. | May 1993 | A |
5212110 | Pfiester et al. | May 1993 | A |
5212112 | Lynch | May 1993 | A |
5217923 | Suguro | Jun 1993 | A |
5221413 | Brasen et al. | Jun 1993 | A |
5225703 | Nakatani et al. | Jul 1993 | A |
5240876 | Gaul et al. | Aug 1993 | A |
5241197 | Murakami et al. | Aug 1993 | A |
5242847 | Ozturk et al. | Sep 1993 | A |
5243207 | Plumton et al. | Sep 1993 | A |
5250445 | Bean et al. | Oct 1993 | A |
5254873 | Poon et al. | Oct 1993 | A |
5285086 | Fitzgerald | Feb 1994 | A |
5291439 | Kauffmann et al. | Mar 1994 | A |
5294564 | Karapiperis et al. | Mar 1994 | A |
5298452 | Meyerson | Mar 1994 | A |
5304834 | Lynch | Apr 1994 | A |
5310451 | Tejwani et al. | May 1994 | A |
5316958 | Meyerson | May 1994 | A |
5334861 | Pfiester et al. | Aug 1994 | A |
5336903 | Ozturk et al. | Aug 1994 | A |
5346840 | Fujioka | Sep 1994 | A |
5346848 | Grupen-Shemansky | Sep 1994 | A |
5374564 | Bruel | Dec 1994 | A |
5393375 | MacDonald et al. | Feb 1995 | A |
5399522 | Ohori | Mar 1995 | A |
5413679 | Godbey | May 1995 | A |
5424243 | Takasaki | Jun 1995 | A |
5426069 | Selvakumar et al. | Jun 1995 | A |
5426316 | Mohammad | Jun 1995 | A |
5442205 | Brasen et al. | Aug 1995 | A |
5461243 | Ek et al. | Oct 1995 | A |
5461250 | Burghartz et al. | Oct 1995 | A |
5462883 | Dennard et al. | Oct 1995 | A |
5476813 | Naruse | Dec 1995 | A |
5479033 | Baca et al. | Dec 1995 | A |
5484664 | Kitahara et al. | Jan 1996 | A |
5496750 | Moslehi | Mar 1996 | A |
5496771 | Cronin et al. | Mar 1996 | A |
5516721 | Galli et al. | May 1996 | A |
5523243 | Mohammad | Jun 1996 | A |
5523592 | Nakagawa et al. | Jun 1996 | A |
5534713 | Ismail et al. | Jul 1996 | A |
5536361 | Kondo et al. | Jul 1996 | A |
5540785 | Dennard et al. | Jul 1996 | A |
5571373 | Krishna et al. | Nov 1996 | A |
5572043 | Shimizu et al. | Nov 1996 | A |
5596527 | Tomioka et al. | Jan 1997 | A |
5617351 | Bertin et al. | Apr 1997 | A |
5624529 | Shul et al. | Apr 1997 | A |
5630905 | Lynch et al. | May 1997 | A |
5633202 | Brigham et al. | May 1997 | A |
5659187 | Legoues et al. | Aug 1997 | A |
5659194 | Iwamatsu et al. | Aug 1997 | A |
5683934 | Candelaria | Nov 1997 | A |
5698869 | Yoshimi et al. | Dec 1997 | A |
5710450 | Chau et al. | Jan 1998 | A |
5714413 | Brigham et al. | Feb 1998 | A |
5714777 | Ismail et al. | Feb 1998 | A |
5728623 | Mori | Mar 1998 | A |
5739567 | Wong | Apr 1998 | A |
5759898 | Ek et al. | Jun 1998 | A |
5777347 | Bartelink | Jul 1998 | A |
5786612 | Otani et al. | Jul 1998 | A |
5786614 | Chuang et al. | Jul 1998 | A |
5792679 | Nakato | Aug 1998 | A |
5808344 | Ismail et al. | Sep 1998 | A |
5821577 | Crabbe′ et al. | Oct 1998 | A |
5844260 | Ohori | Dec 1998 | A |
5847419 | Imai et al. | Dec 1998 | A |
5869359 | Prabhakar | Feb 1999 | A |
5876796 | Regolini et al. | Mar 1999 | A |
5877070 | Goesele et al. | Mar 1999 | A |
5877535 | Matsumoto | Mar 1999 | A |
5891769 | Liaw et al. | Apr 1999 | A |
5906708 | Robinson et al. | May 1999 | A |
5906951 | Chu et al. | May 1999 | A |
5912479 | Mori et al. | Jun 1999 | A |
5933741 | Tseng | Aug 1999 | A |
5943560 | Chang et al. | Aug 1999 | A |
5963817 | Chu et al. | Oct 1999 | A |
5966622 | Levine et al. | Oct 1999 | A |
5976939 | Thompson et al. | Nov 1999 | A |
5998807 | Lustig et al. | Dec 1999 | A |
6008111 | Fushida et al. | Dec 1999 | A |
6013134 | Chu et al. | Jan 2000 | A |
6025234 | Chou | Feb 2000 | A |
6030887 | Desai et al. | Feb 2000 | A |
6030889 | Aulicino et al. | Feb 2000 | A |
6033974 | Henley et al. | Mar 2000 | A |
6033995 | Muller | Mar 2000 | A |
6051478 | Ibok | Apr 2000 | A |
6058044 | Sugiura et al. | May 2000 | A |
6059895 | Chu et al. | May 2000 | A |
6066563 | Nagashima | May 2000 | A |
6069091 | Chang et al. | May 2000 | A |
6074919 | Gardner et al. | Jun 2000 | A |
6096590 | Chan et al. | Aug 2000 | A |
6096647 | Yang et al. | Aug 2000 | A |
6103559 | Gardner et al. | Aug 2000 | A |
6107653 | Fitzgerald | Aug 2000 | A |
6111267 | Fischer et al. | Aug 2000 | A |
6117750 | Bensahel et al. | Sep 2000 | A |
6121100 | Andideh et al. | Sep 2000 | A |
6130453 | Mei et al. | Oct 2000 | A |
6132806 | Dutartre | Oct 2000 | A |
6133124 | Horstmann et al. | Oct 2000 | A |
6133799 | Favors et al. | Oct 2000 | A |
6140687 | Shimomura et al. | Oct 2000 | A |
6143636 | Forbes et al. | Nov 2000 | A |
6153495 | Kub et al. | Nov 2000 | A |
6154475 | Soref et al. | Nov 2000 | A |
6159852 | Nuttall et al. | Dec 2000 | A |
6159856 | Nagano | Dec 2000 | A |
6160303 | Fattaruso | Dec 2000 | A |
6162688 | Gardner et al. | Dec 2000 | A |
6184111 | Henley et al. | Feb 2001 | B1 |
6187657 | Xiang et al. | Feb 2001 | B1 |
6191007 | Matsui et al. | Feb 2001 | B1 |
6191432 | Sugiyama et al. | Feb 2001 | B1 |
6194722 | Fiorini et al. | Feb 2001 | B1 |
6204529 | Lung et al. | Mar 2001 | B1 |
6207977 | Augusto | Mar 2001 | B1 |
6210988 | Howe et al. | Apr 2001 | B1 |
6214679 | Murthy et al. | Apr 2001 | B1 |
6218677 | Broekaert | Apr 2001 | B1 |
6222218 | Jammy et al. | Apr 2001 | B1 |
6228694 | Doyle et al. | May 2001 | B1 |
6232138 | Fitzgerald et al. | May 2001 | B1 |
6235567 | Huang | May 2001 | B1 |
6235568 | Murthy et al. | May 2001 | B1 |
6235575 | Kasai et al. | May 2001 | B1 |
6239002 | Jang et al. | May 2001 | B1 |
6242324 | Kub et al. | Jun 2001 | B1 |
6242327 | Yokoyama et al. | Jun 2001 | B1 |
6245684 | Zhao et al. | Jun 2001 | B1 |
6245691 | Jang et al. | Jun 2001 | B1 |
6246077 | Kobayashi et al. | Jun 2001 | B1 |
6249022 | Lin et al. | Jun 2001 | B1 |
6251755 | Furukawa et al. | Jun 2001 | B1 |
6251780 | Sohn et al. | Jun 2001 | B1 |
6261929 | Gehrke et al. | Jul 2001 | B1 |
6266278 | Harari et al. | Jul 2001 | B1 |
6268257 | Wieczorek et al. | Jul 2001 | B1 |
6271551 | Schmitz et al. | Aug 2001 | B1 |
6271726 | Fransis et al. | Aug 2001 | B1 |
6281532 | Doyle et al. | Aug 2001 | B1 |
6291321 | Fitzgerald | Sep 2001 | B1 |
6294448 | Chang et al. | Sep 2001 | B1 |
6306698 | Wieczorek et al. | Oct 2001 | B1 |
6313016 | Kibbel et al. | Nov 2001 | B1 |
6313486 | Kencke et al. | Nov 2001 | B1 |
6315384 | Ramaswami et al. | Nov 2001 | B1 |
6316301 | Kant | Nov 2001 | B1 |
6316357 | Lin et al. | Nov 2001 | B1 |
6319799 | Ouyang et al. | Nov 2001 | B1 |
6319805 | Iwamatsu et al. | Nov 2001 | B1 |
6323108 | Kub et al. | Nov 2001 | B1 |
6326281 | Violette et al. | Dec 2001 | B1 |
6326664 | Chau et al. | Dec 2001 | B1 |
6329063 | Lo et al. | Dec 2001 | B2 |
6335546 | Tsuda et al. | Jan 2002 | B1 |
6339232 | Takagi | Jan 2002 | B1 |
6342421 | Mitani et al. | Jan 2002 | B1 |
6344375 | Orita et al. | Feb 2002 | B1 |
6350311 | Chin et al. | Feb 2002 | B1 |
6350993 | Chu et al. | Feb 2002 | B1 |
6352892 | Jammy et al. | Mar 2002 | B2 |
6352909 | Usenko | Mar 2002 | B1 |
6362071 | Nguyen et al. | Mar 2002 | B1 |
6368733 | Nishinaga | Apr 2002 | B1 |
6368927 | Lee et al. | Apr 2002 | B1 |
6369438 | Sugiyama et al. | Apr 2002 | B1 |
6372356 | Thornton et al. | Apr 2002 | B1 |
6372593 | Hattori et al. | Apr 2002 | B1 |
6376318 | Lee et al. | Apr 2002 | B1 |
6380008 | Kwok et al. | Apr 2002 | B2 |
6387764 | Curtis et al. | May 2002 | B1 |
6391798 | DeFelice et al. | May 2002 | B1 |
6399970 | Kubo et al. | Jun 2002 | B2 |
6403975 | Brunner et al. | Jun 2002 | B1 |
6406973 | Lee | Jun 2002 | B1 |
6406986 | Yu | Jun 2002 | B1 |
6407406 | Tezuka | Jun 2002 | B1 |
6410371 | Yu et al. | Jun 2002 | B1 |
6420937 | Akatsuka et al. | Jul 2002 | B1 |
6425951 | Chu et al. | Jul 2002 | B1 |
6429061 | Rim | Aug 2002 | B1 |
6444578 | Cabral et al. | Sep 2002 | B1 |
6455894 | Matsumoto et al. | Sep 2002 | B1 |
6455912 | Kim et al. | Sep 2002 | B1 |
6461960 | Lee | Oct 2002 | B2 |
6483156 | Adkisson et al. | Nov 2002 | B1 |
6486520 | Okuno et al. | Nov 2002 | B2 |
6492216 | Yeo et al. | Dec 2002 | B1 |
6498359 | Schmidt et al. | Dec 2002 | B2 |
6498360 | Jain et al. | Dec 2002 | B1 |
6503833 | Ajmera et al. | Jan 2003 | B1 |
6504173 | Hsu et al. | Jan 2003 | B2 |
6509587 | Sugiyama et al. | Jan 2003 | B2 |
6521041 | Wu et al. | Feb 2003 | B2 |
6521508 | Cheong et al. | Feb 2003 | B1 |
6524935 | Canaperi et al. | Feb 2003 | B1 |
6555839 | Fitzgerald | Apr 2003 | B2 |
6555880 | Cabral et al. | Apr 2003 | B2 |
6562703 | Maa et al. | May 2003 | B1 |
6563152 | Roberds et al. | May 2003 | B2 |
6566718 | Wieczorek et al. | May 2003 | B2 |
6573126 | Cheng et al. | Jun 2003 | B2 |
6573160 | Taylor, Jr. et al. | Jun 2003 | B2 |
6583000 | Hsu et al. | Jun 2003 | B1 |
6583015 | Fitzgerald et al. | Jun 2003 | B2 |
6591321 | Arimilli et al. | Jul 2003 | B1 |
6593191 | Fitzgerald | Jul 2003 | B2 |
6593641 | Fitzergald | Jul 2003 | B1 |
6597016 | Yuki et al. | Jul 2003 | B1 |
6602613 | Fitzgerald | Aug 2003 | B1 |
6602798 | Thakur et al. | Aug 2003 | B1 |
6603156 | Rim | Aug 2003 | B2 |
6605498 | Murthy et al. | Aug 2003 | B1 |
6607948 | Sugiyama et al. | Aug 2003 | B1 |
6621131 | Murthy et al. | Sep 2003 | B2 |
6624478 | Anderson et al. | Sep 2003 | B2 |
6627506 | Kuhn et al. | Sep 2003 | B2 |
6646322 | Fitzgerald | Nov 2003 | B2 |
6649480 | Fitzgerald et al. | Nov 2003 | B2 |
6657223 | Wang et al. | Dec 2003 | B1 |
6657276 | Karlsson et al. | Dec 2003 | B1 |
6674150 | Takagi et al. | Jan 2004 | B2 |
6677192 | Fitzgerald | Jan 2004 | B1 |
6682965 | Noguchi et al. | Jan 2004 | B1 |
6686617 | Agnello et al. | Feb 2004 | B2 |
6690043 | Usuda et al. | Feb 2004 | B1 |
6699765 | Shideler et al. | Mar 2004 | B1 |
6703144 | Fitzgerald | Mar 2004 | B2 |
6703271 | Yeo et al. | Mar 2004 | B2 |
6703648 | Xiang et al. | Mar 2004 | B1 |
6703688 | Fitzergald | Mar 2004 | B1 |
6709903 | Christiansen | Mar 2004 | B2 |
6709929 | Zhang et al. | Mar 2004 | B2 |
6713326 | Cheng et al. | Mar 2004 | B2 |
6723661 | Fitzergald | Apr 2004 | B2 |
6724008 | Fitzergald | Apr 2004 | B2 |
6724019 | Oda et al. | Apr 2004 | B2 |
6730551 | Lee et al. | May 2004 | B2 |
6737670 | Cheng et al. | May 2004 | B2 |
6743651 | Chu et al. | Jun 2004 | B2 |
6743684 | Liu | Jun 2004 | B2 |
6750130 | Fitzgerald | Jun 2004 | B1 |
6764908 | Kadosh et al. | Jul 2004 | B1 |
6787864 | Paton et al. | Sep 2004 | B2 |
6797571 | Nagaoka et al. | Sep 2004 | B2 |
6812086 | Murthy et al. | Nov 2004 | B2 |
6818537 | Cheong et al. | Nov 2004 | B2 |
6818938 | Naem et al. | Nov 2004 | B1 |
6828632 | Bhattacharyya | Dec 2004 | B2 |
6830976 | Fitzgerald | Dec 2004 | B2 |
6855649 | Christiansen et al. | Feb 2005 | B2 |
6855990 | Yeo et al. | Feb 2005 | B2 |
6861318 | Murthy et al. | Mar 2005 | B2 |
6876053 | Ma et al. | Apr 2005 | B1 |
6881360 | Stange et al. | Apr 2005 | B2 |
6881630 | Song et al. | Apr 2005 | B2 |
6885084 | Murthy et al. | Apr 2005 | B2 |
6887762 | Murthy et al. | May 2005 | B1 |
6887773 | Gunn, III et al. | May 2005 | B2 |
6900103 | Fitzgerald | May 2005 | B2 |
6909186 | Chu | Jun 2005 | B2 |
6924181 | Huang et al. | Aug 2005 | B2 |
6929992 | Djomehri et al. | Aug 2005 | B1 |
6933518 | Braithwaite et al. | Aug 2005 | B2 |
6936509 | Coolbaugh et al. | Aug 2005 | B2 |
6940089 | Cheng et al. | Sep 2005 | B2 |
6946371 | Langdo et al. | Sep 2005 | B2 |
6953972 | Yeo et al. | Oct 2005 | B2 |
6974733 | Boyanov et al. | Dec 2005 | B2 |
6982433 | Hoffman et al. | Jan 2006 | B2 |
6982474 | Currie et al. | Jan 2006 | B2 |
6992355 | Mouli | Jan 2006 | B2 |
6995430 | Langdo et al. | Feb 2006 | B2 |
7091520 | Nakajima et al. | Aug 2006 | B2 |
7238989 | Yeo et al. | Jul 2007 | B2 |
20010001724 | Kwok et al. | May 2001 | A1 |
20010003269 | Wu et al. | Jun 2001 | A1 |
20010003364 | Sugawara et al. | Jun 2001 | A1 |
20010009303 | Tang et al. | Jul 2001 | A1 |
20010031535 | Agnello et al. | Oct 2001 | A1 |
20010045604 | Oda et al. | Nov 2001 | A1 |
20020001948 | Lee | Jan 2002 | A1 |
20020005561 | Kobayashi et al. | Jan 2002 | A1 |
20020019127 | Givens | Feb 2002 | A1 |
20020024395 | Akatsuka et al. | Feb 2002 | A1 |
20020043660 | Yamazaki et al. | Apr 2002 | A1 |
20020045325 | Kuhn et al. | Apr 2002 | A1 |
20020048910 | Taylor, Jr. et al. | Apr 2002 | A1 |
20020052084 | Fitzgerald | May 2002 | A1 |
20020056879 | Wieczorek et al. | May 2002 | A1 |
20020063292 | Armstrong et al. | May 2002 | A1 |
20020068393 | Fitzgerald et al. | Jun 2002 | A1 |
20020072130 | Cheng et al. | Jun 2002 | A1 |
20020084000 | Fitzgerald | Jul 2002 | A1 |
20020096717 | Chu et al. | Jul 2002 | A1 |
20020100942 | Fitzgerald et al. | Aug 2002 | A1 |
20020102814 | Olsen | Aug 2002 | A1 |
20020123167 | Fitzgerald | Sep 2002 | A1 |
20020123182 | Rabkin et al. | Sep 2002 | A1 |
20020123183 | Fitzgerald | Sep 2002 | A1 |
20020123197 | Fitzgerald et al. | Sep 2002 | A1 |
20020125471 | Fitzgerald et al. | Sep 2002 | A1 |
20020125475 | Chu et al. | Sep 2002 | A1 |
20020125497 | Fitzgerald | Sep 2002 | A1 |
20020135041 | Kunikiyo | Sep 2002 | A1 |
20020140031 | Rim | Oct 2002 | A1 |
20020168864 | Cheng et al. | Nov 2002 | A1 |
20020171077 | Chu et al. | Nov 2002 | A1 |
20020190284 | Murthy et al. | Dec 2002 | A1 |
20030003679 | Doyle et al. | Jan 2003 | A1 |
20030013323 | Hammond et al. | Jan 2003 | A1 |
20030025131 | Lee et al. | Feb 2003 | A1 |
20030034529 | Fitzgerald et al. | Feb 2003 | A1 |
20030049893 | Currie et al. | Mar 2003 | A1 |
20030057439 | Fitzgerald | Mar 2003 | A1 |
20030080361 | Murthy et al. | May 2003 | A1 |
20030089901 | Fitzgerald | May 2003 | A1 |
20030102490 | Kubo et al. | Jun 2003 | A1 |
20030102498 | Braithwaite et al. | Jun 2003 | A1 |
20030113971 | Nagaoka et al. | Jun 2003 | A1 |
20030162348 | Yeo et al. | Aug 2003 | A1 |
20030199126 | Chu et al. | Oct 2003 | A1 |
20030203600 | Chu et al. | Oct 2003 | A1 |
20030215990 | Fitzgerald et al. | Nov 2003 | A1 |
20030218189 | Christiansen | Nov 2003 | A1 |
20030227029 | Lochtefeld et al. | Dec 2003 | A1 |
20030227057 | Lochtefeld et al. | Dec 2003 | A1 |
20040005740 | Lochtefeld et al. | Jan 2004 | A1 |
20040007724 | Murthy et al. | Jan 2004 | A1 |
20040014276 | Murthy et al. | Jan 2004 | A1 |
20040014304 | Bhattacharyya | Jan 2004 | A1 |
20040029323 | Shimizu et al. | Feb 2004 | A1 |
20040031979 | Lochtefeld | Feb 2004 | A1 |
20040041210 | Mouli | Mar 2004 | A1 |
20040061191 | Paton et al. | Apr 2004 | A1 |
20040070035 | Murthy et al. | Apr 2004 | A1 |
20040075148 | Kumagai et al. | Apr 2004 | A1 |
20040075149 | Fitzgerald et al. | Apr 2004 | A1 |
20040084735 | Murthy et al. | May 2004 | A1 |
20040119101 | Schrom et al. | Jun 2004 | A1 |
20040121564 | Gogoi | Jun 2004 | A1 |
20040142537 | Lee et al. | Jul 2004 | A1 |
20040142545 | Ngo et al. | Jul 2004 | A1 |
20040173815 | Yeo et al. | Sep 2004 | A1 |
20040175893 | Vatus et al. | Sep 2004 | A1 |
20040217430 | Chu | Nov 2004 | A1 |
20040219726 | Fitzgerald | Nov 2004 | A1 |
20040253774 | Boyanov et al. | Dec 2004 | A1 |
20040253776 | Hoffman et al. | Dec 2004 | A1 |
20040256613 | Oda et al. | Dec 2004 | A1 |
20040262683 | Bohr et al. | Dec 2004 | A1 |
20050009263 | Yeo et al. | Jan 2005 | A1 |
20050042849 | Currie et al. | Feb 2005 | A1 |
20050077511 | Fitzgerald | Apr 2005 | A1 |
20050112048 | Tsakalakos et al. | May 2005 | A1 |
20050130454 | Murthy et al. | Jun 2005 | A1 |
20050156169 | Chu | Jul 2005 | A1 |
20050156180 | Zhang et al. | Jul 2005 | A1 |
20050156210 | Currie et al. | Jul 2005 | A1 |
20050161711 | Chu | Jul 2005 | A1 |
20050167652 | Hoffman et al. | Aug 2005 | A1 |
20050176204 | Langdo et al. | Aug 2005 | A1 |
20050250298 | Bauer | Nov 2005 | A1 |
20050277272 | Singh et al. | Dec 2005 | A1 |
20050280026 | Isaacson et al. | Dec 2005 | A1 |
20050280098 | Shin et al. | Dec 2005 | A1 |
20060008958 | Yeo et al. | Jan 2006 | A1 |
20060009001 | Huang et al. | Jan 2006 | A1 |
20060057825 | Bude et al. | Mar 2006 | A1 |
20060151832 | Murthy et al. | Jul 2006 | A1 |
Number | Date | Country |
---|---|---|
41 01 167 | Jul 1992 | DE |
0390661 | Oct 1990 | EP |
0 514 018 | Nov 1992 | EP |
0 552 671 | Jul 1993 | EP |
0 587 520 | Mar 1994 | EP |
0 683 522 | Nov 1995 | EP |
0 828 296 | Mar 1998 | EP |
0 829 908 | Mar 1998 | EP |
0 838 858 | Apr 1998 | EP |
0 987 765 | Mar 2000 | EP |
1 020 900 | Jul 2000 | EP |
1 174 928 | Jan 2002 | EP |
2 701 599 | Sep 1993 | FR |
2 342 777 | Apr 2000 | GB |
61141116 | Jun 1986 | JP |
2210816 | Aug 1990 | JP |
30-36717 | Feb 1991 | JP |
4-74415 | Mar 1992 | JP |
04-307974 | Oct 1992 | JP |
5-166724 | Jul 1993 | JP |
6-177046 | Jun 1994 | JP |
06-244112 | Sep 1994 | JP |
6-252046 | Sep 1994 | JP |
7-94420 | Apr 1995 | JP |
07-106446 | Apr 1995 | JP |
7-240372 | Sep 1995 | JP |
10-270685 | Oct 1998 | JP |
11-233744 | Aug 1999 | JP |
2000-021783 | Jan 2000 | JP |
2000-031491 | Jan 2000 | JP |
2001-319935 | Nov 2001 | JP |
2002-076334 | Mar 2002 | JP |
2002-164520 | Jun 2002 | JP |
2002-324765 | Aug 2002 | JP |
2002-289533 | Oct 2002 | JP |
9859365 | Dec 1998 | WO |
9953539 | Oct 1999 | WO |
0048239 | Aug 2000 | WO |
0054338 | Sep 2000 | WO |
0122482 | Mar 2001 | WO |
0154202 | Jul 2001 | WO |
0193338 | Dec 2001 | WO |
0199169 | Dec 2001 | WO |
0201544 | Feb 2002 | WO |
0213262 | Feb 2002 | WO |
0227783 | Apr 2002 | WO |
0247168 | Jun 2002 | WO |
02071488 | Sep 2002 | WO |
02071491 | Sep 2002 | WO |
02071495 | Sep 2002 | WO |
02082514 | Oct 2002 | WO |
2004006311 | Jan 2004 | WO |
2004006327 | Jan 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20050205859 A1 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
60452794 | Mar 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10794010 | Mar 2004 | US |
Child | 11130584 | US |