Claims
- 1. A method of fabricating a conductive path in a semiconductor device, comprising:
applying a layer of a first material onto a substrate material; applying a layer of a second material onto said layer of said first material; forming an edge feature in said layer of said second material; forming an edge feature in said layer of said first material; applying a layer of a third material onto said edge features of said layers of said first and second materials; removing a portion of said layer of said third material; removing a portion of said layer of said first material to define a pore in said layer of said first material; and applying a layer of a fourth material to define a conductive path in said pore in said layer of said first material.
- 2. The method of claim 1, wherein forming an edge feature in said layer of said second material comprises removing a portion of said layer of said second material to define an opening in said layer of said second material.
- 3. The method of claim 2, wherein said opening extends to said edge feature in said layer of said first material.
- 4. The method of claim 1, wherein removing a portion of said layer of said third material comprises:
removing a portion of said layer of said third material to define a remaining portion of said layer of said third material.
- 5. The method of claim 4, wherein removing a portion of said layer of said first material to define a pore in said layer of said first material comprises removing a portion of said layer of said first material not covered by said remaining portion of said layer of said third material.
- 6. The method of claim 5, further comprising removing said remaining portion of said layer of said third material.
- 7. The method of claim 1, wherein said layer of said fourth material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 8. A method of fabricating a conductive path in a semiconductor device, comprising:
applying a layer of a first material onto a substrate material; applying a layer of a second material onto said layer of said first material; applying a layer of a third material onto said layer of said second material; forming an edge feature in said layer of said third material; applying a layer of a fourth material onto said edge feature of said layer of said third material; removing a portion of said layer of said fourth material; removing a portion of said layer of said second material to define a pore in said layer of said second material; removing a portion of said layer of said first material to define a pore in said layer of said first material; and applying a layer of a fifth material into said pore to define a conductive path in said layer of said first material.
- 9. The method of claim 8, wherein forming an edge feature in said layer of said third material comprises removing a portion of said layer of said third material to define an opening in said layer of said third material.
- 10. The method of claim 9, wherein said opening extends to said layer of said second material.
- 11. The method of claim 8, wherein removing a portion of said fourth material comprises:
removing a portion of said layer of said fourth material to define a remaining portion of said layer of said fourth material.
- 12. The method of claim 11, wherein removing a portion of said layer of said second material to define a pore in said layer of said second material comprises removing a portion of said layer of said second material not covered by said remaining portion of said layer of said fourth material.
- 13. The method of claim 11, wherein removing a portion of said layer of said first material to define a pore in said layer of said first material comprises removing a portion of said layer of said first material not covered by said remaining portion of said layer of said fourth material.
- 14. The method of claim 13, further comprising removing said remaining portion of said layer of said fourth material.
- 15. The method of claim 8, wherein said layer of said fifth material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 16. A method of fabricating a conductive path in a semiconductor device, comprising:
applying a layer of a first material onto a substrate material; applying a layer of a second material onto said layer of said first material; forming an edge feature in said layer of said second material; applying a layer of a third material onto said edge feature of said layer of said second material; removing a portion of said layer of said third material; removing a portion of said layer of said first material to define a pore in said layer of said first material; and applying a layer of a fourth material into said pore to define a conductive path in said layer of said first material.
- 17. The method of claim 16, wherein forming an edge feature in said layer of said second material comprises removing a portion of said layer of said second material to define an opening in said layer of said second material.
- 18. The method of claim 17, wherein said opening extends to said layer of said first material.
- 19. The method of claim 16, wherein removing a portion of said third material comprises:
removing a portion of said layer of said third material to define a remaining portion of said layer of said third material.
- 20. The method of claim 19, wherein removing a portion of said layer of said first material to define a pore in said layer of said first material comprises removing a portion of said layer of said first material not covered by said remaining portion of said layer of said third material.
- 21. The method of claim 20, further comprising removing said remaining portion of said layer of said third material.
- 22. The method of claim 16, wherein said layer of said fourth material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 23. A method of fabricating a chalcogenide memory cell, comprising:
applying a layer of a first material onto a conductive substrate material; forming an edge feature in said layer of said first material; applying a layer of a insulative material onto said edge feature of said layer of said first material; applying a layer of a third material onto said layer of said insulative material; removing a portion of said layer of said third material; removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material; applying a layer of a first conductive material into said pore to define an electrode in said layer of said insulative material; applying a layer of a chalcogenide material onto said electrode; and applying a layer of a second conductive material onto said layer of said chalcogenide material.
- 24. The method of claim 23, wherein forming an edge feature in said layer of said first material comprises removing a portion of said layer of said first material to define an opening in said layer of said first material.
- 25. The method of claim 24, wherein said opening extends to said substrate material.
- 26. The method of claim 23, wherein removing a portion of said layer of said third material comprises:
removing a portion of said layer of said third material to define a remaining portion of said layer of said third material.
- 27. The method of claim 26, wherein removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material comprises removing a portion of said layer of said insulative material not covered by said remaining portion of said layer of said third material.
- 28. The method of claim 27, further comprising removing said remaining portion of said layer of said third material.
- 29. The method of claim 23, wherein said layer of said first conductive material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 30. A method of fabricating a chalcogenide memory cell, comprising:
applying a layer of a insulative material onto a conductive substrate material; applying a layer of a second material onto said layer of said insulative material; forming an edge feature in said layer of said second material; forming an edge feature in said layer of said insulative material; applying a layer of a third material onto said edge features of said layers of said insulative and second materials; removing a portion of said layer of said third material; removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material; applying a layer of a first conductive material into said pore to define an electrode in said layer of said insulative material; applying a layer of a chalcogenide material onto said electrode; and applying a layer of a second conductive material onto said layer of said chalcogenide material.
- 31. The method of claim 30, wherein forming an edge feature in said layer of said second material comprises removing a portion of said layer of said second material to define an opening in said layer of said second material.
- 32. The method of claim 31, wherein said opening extends to said edge feature in said layer of said insulative material.
- 33. The method of claim 30, wherein removing a portion of said layer of said third material comprises:
removing a portion of said layer of said third material to define a remaining portion of said layer of said third material.
- 34. The method of claim 33, wherein removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material comprises removing a portion of said layer of said insulative material not covered by said remaining portion of said layer of said third material.
- 35. The method of claim 34, further comprising removing said remaining portion of said layer of said third material.
- 36. The method of claim 30, wherein said layer of said first conductive material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 37. A method of fabricating a chalcogenide memory cell, comprising:
applying a layer of an insulative material onto a conductive substrate material; applying a layer of a second material onto said layer of said insulative material; applying a layer of a third material onto said layer of said second material; forming an edge feature in said layer of said third material; applying a layer of a fourth material onto said edge feature of said layer of said third material; removing a portion of said layer of said fourth material; removing a portion of said layer of said second material to define a pore in said layer of said second material; removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material; applying a layer of a first conductive material into said pore to define an electrode in said layer of said insulative material; applying a layer of a chalcogenide material onto said electrode; and applying a layer of a second conductive material onto said layer of said chalcogenide material.
- 38. The method of claim 37, wherein forming an edge feature in said layer of said third material comprises removing a portion of said layer of said third material to define an opening in said layer of said third material.
- 39. The method of claim 38, wherein said opening extends to said layer of said second material.
- 40. The method of claim 37, wherein removing a portion of said layer of said fourth material comprises:
removing a portion of said layer of said fourth material to define a remaining portion of said layer of said fourth material.
- 41. The method of claim 40, wherein removing a portion of said layer of said second material to define a pore in said layer of said second material comprises removing a portion of said layer of said second material not covered by said remaining portion of said layer of said fourth material.
- 42. The method of claim 40, wherein removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material comprises removing a portion of said layer of said insulative material not covered by said remaining portion of said layer of said fourth material.
- 43. The method of claim 42, further comprising removing said remaining portion of said layer of said fourth material.
- 44. The method of claim 37, wherein said layer of said first conductive material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 45. A method of fabricating a chalcogenide memory cell, comprising:
applying a layer of an insulative material onto a conductive substrate material; applying a layer of a second material onto said layer of said insulative material; forming an edge feature in said layer of said second material; applying a layer of a third material onto said edge feature of said layer of said second material; removing a portion of said layer of said third material; removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material; applying a layer of a first conductive material into said pore to define an electrode in said layer of said insulative material; applying a layer of a chalcogenide material onto said electrode; and applying a layer of a second conductive material onto said layer of said chalcogenide material.
- 46. The method of claim 45, wherein forming an edge feature in said layer of said second material comprises removing a portion of said layer of said second material to define an opening in said layer of said second material.
- 47. The method of claim 46, wherein said opening extends to said layer of said insulating material.
- 48. The method of claim 45, wherein removing a portion of said layer of said third material comprises:
removing a portion of said layer of said third material to define a remaining portion of said layer of said third material.
- 49. The method of claim 48, wherein removing a portion of said layer of said insulative material to define a pore in said layer of said insulative material comprises removing a portion of said layer of said insulative material not covered by said remaining portion of said layer of said third material.
- 50. The method of claim 49, further comprising removing said remaining portion of said layer of said third material.
- 51. The method of claim 45, wherein said layer of said first conductive material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 52. A method of fabricating a conductive path in a semiconductor device, comprising the acts of:
(a) applying a layer of a first material onto a substrate; (b) forming an aperture in the layer of the first material; (c) applying a layer of a second material into the aperture and over the layer of the first material; (d) applying a layer of a third material over the layer of the second material; (e) creating spacers of the third material within the aperture to define an opening through the layer of the third material to the layer of the second material; (f) removing a portion of the layer of the second material exposed by the opening to define a pore in the layer of the second material; (g) removing the spacers of the third material; and (h) disposing a layer of a fourth material into the pore to define a conductive path in the layer of the second material.
- 53. The method of claim 52, wherein the aperture extends to the substrate.
- 54. The method of claim 52, wherein the layer of the fourth material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 55. The method of claim 52, wherein the first material comprises a dielectric material.
- 56. The method of claim 55, wherein the dielectric material comprises TEOS.
- 57. The method of claim 52, wherein the second material comprises a dielectric material.
- 58. The method of claim 57, wherein the dielectric material comprises silicon nitride.
- 59. The method of claim 52, wherein the third material comprises a semiconductive material.
- 60. The method of claim 59, wherein the semiconductive material comprises polysilicon.
- 61. The method of claim 52, wherein the fourth material comprises at least one of a metal and a metal organic material.
- 62. The method of claim 52, further comprising the act of planarizing the layer of the fourth material to leave the layer of the fourth material disposed only within the pore in the layer of the second material.
- 63. The method of claim 62, wherein planarizing the fourth material comprises chemical-mechanical planarization.
- 64. The method of claim 52, wherein the substrate comprises a conductive material.
- 65. The method of claim 52, wherein the acts are performed in the recited order.
- 66. A method of fabricating a conductive path in a semiconductor device, comprising the acts of:
(a) disposing a layer of only a first dielectric material onto a substrate; (b) forming an aperture only in the layer of the first dielectric material; (c) disposing a layer of a second dielectric material over the layer of the first dielectric material and into the aperture; (d) disposing a layer of a third material over the layer of the second dielectric material, the third material being selectively etchable relative to the second dielectric material; (e) selectively etching the layer of the third material relative to the layer of the second material to form spacers of the third material within the aperture; (f) selectively etching the layer of the second material relative to the spacers of the third material to remove the layer of the second material disposed within the aperture and exposed by the opening defined by the spacers of the third material; and (g) applying a layer of conductive material into the pore to define a conductive path in the layer of the second dielectric material.
- 67. The method of claim 66, wherein the aperture extends to the substrate.
- 68. The method of claim 66, wherein the layer of the fourth material is selected from the group consisting of Ti, TiN, and TiCxNy.
- 69. The method of claim 66, comprising the act of removing the spacers of the third material prior to act (g).
- 70. The method of claim 66, wherein the first dielectric material comprises TEOS.
- 71. The method of claim 66, wherein the second dielectric material comprises silicon nitride.
- 72. The method of claim 66, wherein the third material comprises a semiconductive material.
- 73. The method of claim 72, wherein the semiconductive material comprises polysilicon.
- 74. The method of claim 66, wherein the conductive material comprises at least one of a metal and a metal organic material.
- 75. The method of claim 66, further comprising the act of planarizing the layer of the conductive material to leave the layer of the conductive material disposed only within the pore in the layer of the second dielectric material.
- 76. The method of claim 75, wherein planarizing the conductive material comprises chemical-mechanical planarization.
- 77. The method of claim 66, wherein the substrate comprises a conductive material.
- 78. The method of claim 66, wherein the acts are performed in the recited order.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 08/684,819, entitled “Small Electrode for Chalcogenide Memories,” filed Jul. 22, 1996, by Russell C. Zahorik.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08684815 |
Jul 1996 |
US |
Child |
09900725 |
Jul 2001 |
US |