| "A Variation of LSSD and its Implications of Design and Test Pattern Generation in VLSI", by S. DasGupta et al., IEEE Internat. Test Conf., 1982, pp. 63-65. |
| "A Design for Complete Testability of Programmable Logic Arrays", by Ramanatha, IEEE Internat. Test Conf., 1982, pp. 67-74. |
| "Incomplete Scan Path with an Automatic Test Generat. Methodology", by Trischler, IEEE, Internat. Test Conf., 1980, pp. 153-161. |
| "High Speed PROMs with On-Chip Registers and Diagnostics", by Coli et al., Monolithic Memories System Des. Handbook, 1985, pp. (3-14)-(3-26). |
| "Diagnostic Devices and Algor. for Testing Dig. Systems", by Bengali et al., Monolithic Memories Sys. Des. Handbook, 1985, pp. 3/3-13. |
| "Design for Testability of the IBM System/38", by Stolte et al., IEEE Test Conf., 1979, pp. 29-36. |
| "Designing Digital Circuits with Easily Testable Consideration", by Fumatsu et al, IEEE Semicond. Test Conf., 1978, pp. 98-102. |
| "Design of Programmable Logic Arrays for Testability", by Son et al., IEEE Test Conf., 1980, pp. 163-166. |
| "CMOS is Most Testable", by Levi, IEEE Internat. Test Conf., 1981, pp. 217-220. |
| "Fault Diagnosis in an LSSD Environment", by Arzoumanian et al., IEEE Inter. Test Conf., 1981, pp. 86-88. |
| "Testing and Debugging Custom Integ. Circuits", by Frank et al., Computing Surveys, vol. 13, #4, 12/81, pp. 425-451. |
| "Testability Analysis of MOS VLSI Circuits", by Singer, IEEE Internat. Test Conf., 1984, pp. 690-696. |
| "Fault Simulation for Pass Transistor Circuits Using Logic Simulation Machines", by Barzilai et al., IBM Tech. Dist. Bull, vol. 27, #5, 10/84, pp. 2861-2864. |