Claims
- 1. A method for manufacturing a semiconductor device, the method comprising:forming a gate oxide layer and a first gate electrode on a semiconductor substrate; forming a source/drain extension region by implanting impurity ions into the semiconductor substrate; forming a halo ion-implanted region at both sides of the source/drain extension region by implanting impurity ions at a predetermined angle between a normal to the semiconductor substrate, by using a high angle halo ion implantation method; forming a silicon nitride (Si3N4) layer on the semiconductor substrate on which the halo ion-implanted region is formed; forming an oxide layer on the semiconductor substrate on which the silicon nitride (Si3N4) layer is formed; planarizing the semiconductor substrate on which the oxide layer is formed, by chemical mechanical polishing, so as to expose the first gate electrode; forming a second gate electrode on the first gate electrode using a selective epitaxial growth method; etching back the oxide layer to expose the silicon nitride (Si3N4) layer using the second gate electrode as an etch mask; depositing an insulating layer for forming spacers on the semiconductor substrate and forming a first spacer by anisotropic dry etching; and forming a first deep source/drain region by implanting impurity ions into the semiconductor substrate.
- 2. The method as claimed in claim 1, wherein the step of forming the first spacer is performed before the step of forming the first deep source/drain region, and after the step of etching back the oxide layer.
- 3. The method as claimed in claim 2, further comprising, after the step of forming the first deep source/drain region:depositing an insulating layer for forming spacers on the semiconductor substrate and forming a second spacer by anisotropic dry etching; and forming a second deep source/drain region by implanting impurity ions into the semiconductor substrate.
- 4. The method as claimed in claim 3, wherein the step of forming the second spacer and the step of implanting impurity ions are repeated twice or more.
- 5. The method as claimed in claim 1, wherein the step of forming the first deep source/drain region is performed before the step of forming the second spacer, and after the step of etching back the oxide layer.
- 6. The method as claimed in claim 5, further comprising, after the step of forming the second spacer:forming a second deep source/drain region by implanting impurity ions into the semiconductor substrate; and depositing an insulating layer for forming spacers on the semiconductor substrate and forming a second spacer by anisotropic dry etching.
- 7. The method as claimed in claim 6, wherein the step of implanting impurity ions and the step of forming the second spacer are repeated twice or more.
- 8. The method as claimed in claim 1, further comprising, before the step of forming the gate oxide layer and the first gate electrode:forming a device isolation region on the semiconductor substrate; and implanting impurity ions into the semiconductor substrate to control a threshold voltage.
- 9. The method as claimed in claim 1, wherein the angle between a normal to the semiconductor substrate and the direction of implantation of the impurity ions is 30-80°.
- 10. The method as claimed in claim 1, wherein the height of the first gate electrode is controlled such that the maximum angle between a normal to the semiconductor substrate and the direction of implantation of the impurity ions is 30-80°.
- 11. The method as claimed in claim 1, wherein the height of the first gate electrode is 500-1500 Å.
- 12. The method as claimed in claim 1, wherein the first gate electrode is formed of at least one of polycrystalline silicon and silicon germanium (SiGe).
- 13. The method as claimed in claim 1, wherein the impurity in the halo ion-implanted region has a conductivity type opposite to that of the impurity in the source/drain extension region.
- 14. The method as claimed in claim 1, where the concentration of the impurity in the first deep source/drain region is higher than that of the source/drain extension region.
- 15. The method as claimed in claim 1, where the concentration of the impurity in the source/drain extension region is 1×1014˜2×1015 cm−2.
- 16. The method as claimed in claim 1, wherein the concentration of the impurity in the halo ion-implanted region is 1×1013˜5×1014 cm−2.
- 17. The method as claimed in claim 1, where the concentration of the impurity in the first deep source/drain region is 3×1015˜7×1015 cm−2.
- 18. The method as claimed in claim 1, wherein the height of the second gate electrode is 300-1500 Å.
- 19. The method as claimed in claim 1, wherein the second gate electrode is formed of at least one of polycrystalline silicon and silicon germanium (SiGe).
- 20. The method as claimed in claim 1, wherein the silicon nitride (Si3N4) layer is formed to a thickness of 30-200 Å.
- 21. The method as claimed in claim 1, wherein the oxide layer is formed of high temperature oxide (HTO), middle temperature oxide (MTO), or low temperature oxide (LTO), having a high etching selectivity to the silicon nitride (Si3N4) layer.
- 22. The method as claimed in claim 1, wherein gate electrodes comprised of the first gate electrode and the second gate electrode have a T-shaped structure in which the width of the second gate electrode is greater than that of the first gate electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-47148 |
Aug 2001 |
KR |
|
RELATED APPLICATIONS
This application is a divisional of copending U.S. application Ser. No. 10/144,962, filed on May 14, 2002, now U.S. Pat. No. 6,548,862 the contents of which are incorporated herein in their entirety by reference.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5843815 |
Liaw |
Dec 1998 |
A |