The present invention relates broadly to a substrate structure and method for wideband power decoupling.
A typical power distribution network for power decoupling in electronic appliances and systems comprises of three core power decoupling components: low frequency bulk decoupling (μF to mF), mid frequency decoupling (μF) and high frequency decoupling (nF). The high frequency decoupling is typically implemented either on-chip (but limited by chip area) or as embedded capacitor(s). The mid frequency decoupling is typically implemented as embedded capacitor(s) or in the form of discrete capacitor(s). The low frequency bulk decoupling is typically implemented in the form of discrete capacitor(s).
Different techniques have been proposed for the implementation of substrate structures with embedded capacitors for power decoupling in electronic appliances and systems. These conventional approaches have limitations, including:
It is therefore desirable to provide a method and substrate structure for wideband power decoupling that overcomes or ameliorates one or more of the above mentioned limitations. It is further desirable to provide a method of forming such a substrate structure.
In accordance with a first aspect of the present invention there is provided a substrate structure for wideband power decoupling comprising one or more embedded capacitors each comprising a ferroelectric material.
The capacitors may comprise an ultra-thin film of the ferroelectric material of a thickness of less than about 1 μm.
The capacitors may comprise a film of the ferroelectric material formed with thick-film material processing or laminates of a thickness of about 1 μm to about 20 μm.
Properties of the respective ferroelectric materials may be selected such that said respective ferroelectric materials exhibit desired relaxation frequencies.
Respective capacitors may each comprise one or more electrodes of resistive material.
The materials of the electrodes may be selected such that the substrate structure exhibits a desired power decoupling resonance damping property.
The substrate structure may further comprise multi-layer interconnects for signal and power distribution.
The substrate structure may further comprise one or more discrete capacitors.
The substrate structure may further comprise one or more active devices and one or more interconnects to the respective active devices.
One or more electrodes of the capacitors may be electrically connected to a power plane of the substrate structure.
One or more electrodes of the capacitors may be electrically connected to a ground plane of the substrate structure.
In accordance with a second aspect of the present invention there is provided a substrate structure for wideband power decoupling comprising one or more embedded capacitors each comprising a ground electrode, a power electrode; and a ferroelectric material layer between the ground and power electrodes.
In accordance with a third aspect of the present invention there is provided a method of forming a substrate structure for wideband power decoupling, the method may comprise forming one or more embedded capacitors in the substrate structure, wherein each capacitor comprises a ferroelectric material.
The capacitors may comprise an ultra-thin film of the ferroelectric material of a thickness of less than about 1 μm.
The capacitors may be formed with a film of the ferroelectric material formed with thick-film material processing or laminates of a thickness of about 1 μm to about 20 μm.
Properties of the respective ferroelectric materials may be selected such that said respective ferroelectric materials exhibit desired relaxation frequencies.
Respective capacitors may be each formed with one or more resistive material electrodes.
Materials of the electrodes may be selected such that the substrate structure exhibits a desired power decoupling frequency damping property.
The method may further comprise forming multi-layer interconnects of the substrate structure for signal and power distribution.
The method may further comprise providing one or more discrete capacitors as part of the substrate structure.
The ferroelectric material may be deposited utilising hydrothermal synthesis.
Electrodes of the capacitors may be formed utilising thin-film processes.
A first electrode of the respective capacitors may be formed utilising, but not limited to, thin-film processes, and a second electrode of the respective capacitors may be formed utilising thick-film processes.
The method may further comprise a processing step for increasing the robustness of the as-formed ferroelectric material.
The processing step may comprise post deposition plasma processing, thick-film processing, or both.
In accordance with a fourth aspect of the present invention there is provided a method of forming a substrate structure for wideband power decoupling, the method comprising forming a first electrode; forming a ferroelectric material layer on the first electrode; and forming a second electrode on the ferroelectric layer; wherein the first electrode, the second electrode and the ferroelectric material layer form an embedded capacitor in the substrate structure.
Embodiments of the invention will be better understood and readily apparent to one of ordinary skill in the art from the following written description, by way of example only, and in conjunction with the drawings, in which:
Embodiments of the invention described herein provide a substrate structure for wideband power decoupling using ultra-thin ferroelectric capacitor dielectric materials.
As will be appreciated by those skilled in the art, the power distribution impedance, Z, for power decoupling in electronic appliances and systems where the resistance is negligible, is defined by the equation
where C0 is the nominal dielectric constant and ω is the frequency.
Equation (1) is, however, only valid at low frequencies below self-resonance. The self-resonant frequency in conventional power distribution systems with paraelectric capacitors, i.e. frequency stable capacitors, is determined by the parasitic inductance. The self-resonant frequency ω0 is defined by the equation:
where L0 is the effective nominal parasitic inductance.
It is important to note that the effective parasitic inductance value cannot be infinitely small but would typically be in the order of greater than 100 pH. Therefore, a capacitor with a relatively higher capacitance value reduces low frequency impedance but also results in a lower self-resonant frequency. The conventional approach is to use a large number of capacitors each having a small capacitance value to increase the self-resonant frequency whilst reducing the effective inductance. Hence, conventional designs typically use a large number of capacitors.
In a ferroelectric material, the dielectric constant typically changes significantly at the relaxation frequency ω1. As will be appreciated by those skilled in the art, the high frequency relaxation phenomenon has been attributed to piezoelectric resonance of grains and domains, inertia to domain wall movement, and the emission of GHz shear waves from ferroelastic domain walls.
The dielectric constant for a ferroelectric material varies inversely proportionally to frequency ω during the relaxation phase, resulting in a varying capacitance C. An example of a first-order approximation during relaxation is given by the following equation:
The resultant self-resonant frequency ωres is actually increased, as defined in the following equation:
when the relaxation frequency is below the otherwise nominal self-resonant frequency.
An example of the performance comparison of conventional capacitors and ferroelectric capacitors in example embodiments of the invention is shown in
The top or power electrode 204 can be formed using, but not limited to, electroplating and printing, and can consist of highly conductive or lossy materials, depending on specific system requirements. With this approach, a controllable equivalent series resistance for the embedded capacitor can be achieved. The ground electrode 206 is also formed using, but not limited to, electroplating and printing, and consists of highly conductive materials, e.g. Titanium (Ti) in the example embodiment. The ground electrode is formed on the ground plane 205. Details of the fabrication process of the substrate structure 207 illustrated in
It should be noted that in
In the conventional circuit 300, the resistance (Ro), inductance (Lo) and capacitance (Co) values are relatively constant, that is, these elements are intentionally designed to be constant with respect to frequency. The bandwidth of a power decoupling circuit is typically limited by the self resonant frequency of the power decoupling circuit in accordance with equation (2)
In the circuit 400 according to the example embodiment, both the resistance (R1) and capacitance (C1) values are variable. The R1 value can be chosen to provide power decoupling resonance damping. This damping can help to suppress the impedance peak magnitude or the resultant switching noise. By using ferroelectric dielectric materials, C1 can also be made frequency dependent according to equation (3).
In the example embodiment, the resonant frequency can thus be extended to improve the bandwidth of the power decoupling circuit.
Returning now to the example embodiment of
A layer of titanium 206 is deposited on a printed circuit board (PCB) 208 using known methods, including, but not limited to, sputtering. Alternatively, a titanium foil may, for example, be laminated onto the PCB 208.
The hydrothermal synthesis process typically uses an aqueous or solvent solution that chemically reacts with the titanium coating to form crystalline barium titanate films. An example of the aqueous solution is Ba(OH)2. With improved chemical reaction, e.g. by increasing the processing temperature, precursor selection or microwave assisted techniques, the film densification can be improved along with reduced grain size.
By using a selective area hydrothermal synthesis process, the hydrothermal film 202 can be grown to form an ultrathin capacitor film layer 202. To ensure low temperature fabrication compatibility typically below 300° C. with an inherently organic material composition of the PCB 208, thin-film porosity is prevalent in the hydrothermally synthesized dielectric film 202.
Typically, the seed layer (not shown) for the top or power electrode 204 is sputtered and, due to the thin-film 202 porosity, the top or power electrode 204 may be shorted to the ground plane 210. Embodiments of the present invention avoid such shorting as a result of using the hydrothermally synthesized dielectric film 202 that exhibits thin-film porosity.
In a first example method, the top or power electrode 204 is deposited on the hydrothermal film 202 using thick-film techniques, including, but not limited to, printing, jetting, etc. Since thick-film techniques such as printing involve the deposition of larger sized particles, shorting of the top or power electrode 204 and the ground plane 210 due to the porosity of the thin-film 202 can be avoided. In addition to creating a more robust capacitor structure 200, the use of thick-film techniques also enables the use of materials to form the top or power electrode 204 that are different from those used to form the ground plane 210, i.e. materials that are different from materials which may be deposited using thin-film techniques, in the example embodiment. This method may also include the use of resistive electrode materials to achieve a desired value of equivalent series resistance without consuming additional surface area, which may otherwise be required for e.g. surface mounted discrete resistors. This approach may also maintain the requirement of low temperature processing when using low-temperature thick-film techniques such as, but not limited to, printing.
Advantages of example embodiments described herein before over existing techniques and designs may include:
It will be appreciated by a person skilled in the art that numerous variations and/or modifications may be made to the present invention as shown in the specific embodiments without departing from the spirit or scope of the invention as broadly described. The present embodiments are, therefore, to be considered in all respects to be illustrative and not restrictive.
For example, it will be appreciated that different deposition techniques at different processing temperatures may be utilised in the fabrication of the embedded capacitors, including, but not limited to, thick-film material processing or laminates. Capacitors formed with thick-film material processing or laminates may be of a thickness of about 1 μm to about 20 μm.