1. Field of the Invention
The present invention relates to a semiconductor device, and more specifically to a surrounding gate transistor (SGT) and a production method therefor.
2. Description of the Related Art
A miniaturized planar transistor is used in a wide range of fields, such as computers, communication apparatuses, measurement instruments, automatic control units and domestic appliances, as a fundamental element of low-power consumption, low-cost and high-throughput microprocessors, ASICs and microcomputers and low-cost and large-capacity memories. However, the planar transistor is formed on a semiconductor substrate in a planar configuration, i.e., in a configuration where a source, a gate and drain are horizontally arranged along a surface of a silicon substrate. In contrast, an SGT has a structure where a source, a gate and a drain are arranged in a direction perpendicular to a silicon substrate, and wherein the gate is disposed to surround a convex-shaped semiconductor layer (see, for example, the following Non-Patent Document 1; FIG. 113). Thus, as compared with the planar transistor, the SGT is capable of significantly reducing a transistor occupancy area. However, in a conventional SGT structure, along with the progress in reducing the scale of the SGT structure, an area ratio of a gate electrode to a total transistor occupancy area becomes larger. In addition, due to reducing the scale of a silicon pillar, a resistance in each of source and drain regions formed in the silicon pillar is increased, and thereby an ON current is reduced.
For this reason, a buried-gate SGT (BG-SGT) has been proposed which has an SGT structure where a gate is buried in a silicon pillar (see, for example, the following Non-Patent Document 2; FIG. 114). In this structure, a silicon pillar can be formed to have a small-diameter channel region and large-diameter source and drain regions, so as to simultaneously meet a need for suppressing short-channel effects and a need for reducing a resistance in each of the source and drain regions, i.e., achieve a reduction in OFF-current and an increase in ON-current.
However, as regards to a need for ensuring a low parasitic capacitance to achieve an increase in speed and power consumption reduction in an LSI circuit, the conventional BG-SGT is incapable of achieving such a low parasitic capacitance between the gate and the source or between the gate and the drain.
In this connection, as a technique for reducing a gate-drain parasitic capacitance and a gate-source parasitic capacitance to achieve an increase in speed of the circuit, a vertical replacement gate (VRG)-MOSFET has been known (see, for example, the following Non-Patent Document 3 and Patent Document 1; FIG. 115) and other techniques (see, for example, the following Patent Document 2; FIG. 116).
FIG. 115 shows the VRG-MOSFET (the Patent Document 1). A gate adjacent a silicon pillar faces not only a silicon pillar through a gate oxide layer but also each of a source region and a drain region through an interlayer insulating film. Thus, in addition to a gate capacitance between the gate and the silicon pillar, parasitic capacitances are produced between the gate and the source and between the gate and the drain, respectively. A structure proposed here is intended to increase a film thickness of the interlayer insulating film between the gate and the source to increase a distance therebetween and increase a film thickness of the interlayer insulating film between the gate and the drain to increase a distance therebetween, so as to reduce the respective parasitic capacitances.
FIG. 116 shows an SGT having a structure intended to reduce a parasitic capacitance between a gate and a source, as disclosed in the Patent Document 2. A gate adjacent a silicon pillar faces not only a silicon pillar through a gate oxide layer but also a source region through an interlayer insulating film. Thus, in addition to a gate capacitance between the gate and the silicon pillar, a parasitic capacitance is produced between the gate and the source. A structure proposed here is intended to increase a film thickness of the interlayer insulating film between the gate and the source to increase a distance between the gate and the source, so as to reduce the parasitic capacitance.
In order to allow an SGT constituting an LST to actually achieve an increase in speed thereof, it is desirable that a parasitic capacitance be less than a gate capacitance. Although the SGT structure (such as the Patent Document 2) is intended to reduce a parasitic capacitance by a technique capable of reducing the parasitic capacitance as compared with the conventional structure (such as the Non-Patent Document 1), it may be assumed that the resulting parasitic capacitance is not less than a gate capacitance, or not sufficiently less than a gate capacitance. In the Patent Document 1 where the thickness of the interlayer film between the gate and the source is increased to reduce the parasitic capacitance as compared with the conventional structure, there is a problem that a parasitic capacitance less than a gate capacitance cannot be obtained without reducing an area of the gate facing the source region. In the Patent Document 2 where the thickness of the interlayer film between the gate and the source is greater than a thickness of the gate oxide film, there is also a problem that a parasitic capacitance less than a gate capacitance cannot be obtained without reducing an area of the gate facing the source region.
In view of the above problems, it is an object of the present invention to provide a semiconductor device designed to reduce a parasitic capacitance to solve the problem of reduction in operating speed of an SGT.
In order to achieve the above object, according to a first aspect of the present invention, there is provided a semiconductor device which comprises: a second-conductive type impurity region formed in a part of a first-conductive type semiconductor substrate; a first silicon pillar of an arbitrary cross-sectional shape formed on the second-conductive type impurity region; a first insulating body surrounding a part of a surface of the first silicon pillar; a gate surrounding the first insulating body; and a second silicon pillar which is formed on the first silicon pillar and which includes a second-conductive type impurity region, wherein: the gate is disposed to be separated from the semiconductor substrate by a second insulating body and is disposed to be separated from the second silicon pillar by the second insulating body; and the capacitance between the gate and the semiconductor substrate is less than a gate capacitance, or the capacitance between the gate and the second silicon pillar is less than the gate capacitance.
Preferably, the capacitance between the gate and the semiconductor substrate is sufficiently less than the gate capacitance, and the capacitance between the gate and the second silicon pillar is sufficiently less than the gate capacitance.
Preferably, a cross-sectional area (unit: nm2) of the gate is less than the value derived by multiplying a distance (unit: nm) between the gate and the semiconductor substrate separated by the second insulating body, by 2×109, or is less than the value derived by multiplying a distance (unit: nm) between the gate and the second silicon pillar separated by the second insulating body, by 2×109.
In another embodiment of the present invention, the first silicon pillar is comprised of a cross-sectionally circular-shaped silicon pillar, and each of the first insulating body surrounding the part of the surface of the first silicon pillar and the gate surrounding the first insulating body has a cross-sectionally circular ring shape.
In this case, the thickness Tgate1 (unit: μm) of one of opposite ends of the gate, and a distance Tspace1 (unit: μm) between the gate and the semiconductor substrate separated by the second insulating body, satisfy the following relational expression:
2.0e6·Tspace1>πTgate12+1.0e2Tgate1, and
the thickness Tgate2 (unit: μm) of the other end of the gate and a distance Tspace2 (unit: μm) between the gate and the second silicon pillar separated by the second insulating body satisfy the following relational expression:
2.0e6·Tspace2>πTgate22+1.0e2Tgate2.
The one end and the other end of the gate may be a semiconductor substrate-side end and a second silicon pillar-side end of the gate, respectively.
In yet another embodiment of the present invention, the first silicon pillar is comprised of a cross-sectionally square-shaped silicon pillar, and each of the first insulating body surrounding the part of the surface of the first silicon pillar and the gate surrounding the first insulating body has a cross-sectionally square shape.
In this case, the thickness Tgate1 (unit: μm) of one of opposite ends of the gate and a distance Tspace1 (unit: μm) between the gate and the semiconductor substrate separated by the second insulating body satisfy the following relational expression:
2.0e6·Tspace1>4Tgate12+1.0e2Tgate1, and
the thickness Tgate2 (unit: μm) of the other end of the gate and a distance Tspace2 (unit: μm) between the gate and the second silicon pillar separated by the second insulating body satisfy the following relational expression:
2.0e6·Tspace2>4Tgate22+1.0e2Tgate2.
In still another embodiment of the present invention, the first silicon pillar is comprised of a cross-sectionally rectangular-shaped silicon pillar and each of the first insulating body surrounding the part of the surface of the first silicon pillar, and the gate surrounding the first insulating body has a cross-sectionally rectangular shape.
In this case, the thickness Tgate1 (unit: μm) of one of opposite ends of the gate and a distance Tspace1 (unit: μm) between the gate and the semiconductor substrate separated by the second insulating body satisfy the following relational expression:
3.0e6·Tspace1>4Tgate12+1.5e2Tgate1, and
the thickness Tgate2 (unit: μm) of the other end of the gate and a distance Tspace2 (unit: μm) between the gate and the second silicon pillar separated by the second insulating body satisfy the following relational expression:
3.0e6·Tspace2>4Tgate22+1.5e2Tgate2.
In a preferred embodiment of the present invention, the second insulating body may be made of SiO2 or SiN, or has a layered structure of SiO2 and SiN.
The first insulating body may be made of one selected from the group consisting of SiO2, HfO2, and SiON.
The gate may be made of a material selected from the group consisting of TaN, TiN, NiSi, Ni3Si, Ni2Si, PtSi, Pt3Si, and W.
In a preferred embodiment of the present invention, the first silicon pillar may include a second-conductive type high-concentration impurity region adjacent the second-conductive type impurity region formed in the part of the semiconductor substrate, and a second-conductive type high-concentration impurity region adjacent the second silicon pillar.
The semiconductor device may further comprise a second-conductive type high-concentration impurity region formed in a part of the second silicon pillar.
The semiconductor device may further comprise a silicide region formed in a part of the second-conductive type impurity region formed in the part of the semiconductor substrate, and a silicide region formed in a part of a second-conductive type high-concentration impurity region of the second silicon pillar.
The present invention can reduce a parasitic capacitance of a semiconductor device to provide a semiconductor device for a high-speed and low-power consumption ULSI (ultra large-scale integration) circuit.
With reference to the drawings, a semiconductor device of the present invention will now be specifically described. As shown in the following Table, first to sixteen embodiments are different from each other in at least one of a cross-sectional shape of a first silicon pillar, a material of a second insulating body (interlayer film), and a material of a first insulating body (gate oxide layer).
Each of first to fourth embodiments of the present invention is an example where a first silicon pillar 810 has an arbitrary shape in cross-section.
The semiconductor device further comprises a second-conductive type high-concentration impurity region 520 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 530 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 510 formed in a part of the semiconductor substrate 100, a second-conductive type high-concentration impurity region 540 formed in a part of the second silicon pillar 820, a silicide region 720 formed in a part of the second-conductive type high-concentration impurity region 510, a silicide region 710 formed in the second-conductive type high-concentration impurity region 540, a contact 430 formed on the silicide region 720, a contact 420 formed on the silicide region 710, a contact 410 formed on the gate 210, and an element isolation region 910 formed in the semiconductor substrate 100. Thus, the first silicon pillar 810 includes the high-concentration impurity region 520 and the high-concentration impurity region 530. The second silicon pillar 820 includes the high-concentration impurity region 540 and the silicide region 710. The first insulating body 310 (gate oxide layer) is made of SiO2, and the second insulating body 610 (interlayer film) is made of SiO2.
In order to reduce a parasitic capacitance in the first embodiment, it is desirable that a parasitic capacitance Cov1 between the gate 210 and the semiconductor substrate 100 is less than a gate capacitance Cg, as shown in the following formula (1-1):
Cov1<Cg (1-1)
Specifically, given that: a length of the gate 210 is 20 nm; a peripheral length of the first silicon pillar 810 is 31.4 nm; an equivalent film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov1 between the gate 210 and the semiconductor substrate 100, a dielectric constant εX of the interlayer film 610, a cross-sectional area S1 of a first one of opposite ends of the gate 210, and a distance Tspace1 between the gate 210 and the semiconductor substrate 100, is expressed as the following formula (1-2), and then the formula (1-2) is assigned to the formula (1-1) to obtain the following formula (1-3):
The gate capacitance Cg is expressed as the following formula (1-4) which is a relational expression of a dielectric constant ε0X of SiO2 which is a material of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the equivalent film thickness Tox of the gate oxide layer 310, and then the formula (1-4) is assigned to the formula (1-3) to obtain the following conditional formula (1-5) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
As used herein, the term “gate capacitance” means the capacitance between two electrodes made up of the gate 210 and the first silicon pillar 810 through the gate oxide layer 310 interposed therebetween.
If the conditional formula (1-5) is satisfied, the formula (1-1) is satisfied. Thus, the following formula (1-6) is obtained (unit in the formulas (1-5) and (1-6): nm) (
S1<6.3e2Tspace1Cov1<Cg (1-6)
Typically, the peripheral length of the first silicon pillar 810 is set in the range of 1 nm to 100 μm, and the equivalent film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm, because an SiO2 film or a high-dielectric constant film is used as the gate oxide layer 310. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.8 to 7.6, because the interlayer film is made of SiO2 or SiN. In this structure, conditions satisfying the formula (1-1) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 100 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (1-8) which is a relational expression of the dielectric constant ε0X of SiO2 which is a material of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the equivalent film thickness Tox of the gate oxide layer 310, and then the formula (1-8) is assigned to the formula (1-3) to obtain the following conditional formula (1-9) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
wherein 2e9 is 2×109.
If the conditional formula (1-9) is satisfied, the formula (1-1) is satisfied. Thus, the following formula (1-10) is obtained, and then the following formula (1-11) is obtained from the formula (1-10) (unit in the formulas (1-9), (1-10) and (1-11): nm):
S1<2e9Tspace1Cov1<Cg (1-10)
S1<<2e9Tspace1Cov1<<Cg (1-11)
In
Further, in order to reduce the parasitic capacitance in the first embodiment, it is desirable that a parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (1-12):
Cov2<Cg (1-12)
Specifically, given that: the length of the gate 210 is 20 nm; the peripheral length of the first silicon pillar 810 is 31.4 nm; the equivalent film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov2 between the gate 210 and the second silicon pillar 820, the dielectric constant εX of the interlayer film 610, a cross-sectional area S2 of the other, second, end of the gate 210, and a distance Tspace2 between the gate 210 and the second silicon pillar 820, is expressed as the following formula (1-13), and then the formula (1-13) is assigned to the formula (1-12) to obtain the following formula (1-14):
The gate capacitance Cg is expressed as the following formula (1-15) which is a relational expression of the dielectric constant ε0X of SiO2 as a material of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the equivalent film thickness Tox of the gate oxide layer 310, and then the formula (1-15) is assigned to the formula (1-14) to obtain the following conditional formula (1-16) representing a relationship of the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820 (unit in the formula (1-16): nm) (
Typically, the peripheral length of the first silicon pillar 810 is set in the range of 1 nm to 100 μm, and the equivalent film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm, because an SiO2 film or a high-dielectric constant film is used as the gate oxide layer 310. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.8 to 7.6, because the interlayer film is made of SiO2 or SiN. In this structure, conditions satisfying the formula (1-12) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 100 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (1-17) which is a relational expression of the dielectric constant ε0X of SiO2 as a material of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the equivalent film thickness Tox of the gate oxide layer 310, and then the formula (1-17) is assigned to the formula (1-14) to obtain the following conditional formula (1-18) representing a relationship of the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (1-18) is satisfied, the formula (1-12) is satisfied. Thus, the following formula (1-19) is obtained, and then the following formula (1-20) is obtained from the formula (1-19) (unit in the formulas (1-18), (1-19) and (1-20): nm):
S2<2e9Tspace2Cov2<Cg (1-19)
S2<<2e9Tspace2Cov2<<Cg (1-20)
In
Cov1<Cg (2-1)
Specifically, given that: the length of the gate 210 is 20 nm; the peripheral length of the first silicon pillar 810 is 31.4 nm; the equivalent film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiN. Based on the formula (1-5) in the first embodiment, the following conditional formula (2-2) representing a relationship of the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (2-2): nm) (
In
Further, as with the first embodiment, in order to reduce the parasitic capacitance in the second embodiment where the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (2-3):
Cov2<Cg (2-3)
Based on the formula (1-16) in the first embodiment, the following conditional formula (2-4) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (2-4): nm (
In
Cov1<Cg (3-1)
Specifically, given that: the length of the gate 210 is 20 nm; the peripheral length of the first silicon pillar 810 is 31.4 nm; the equivalent film thickness Tox of the gate oxide layer 320 is 1 nm; and the interlayer film is made of SiO2. Based on the formula (1-5) in the first embodiment, the following conditional formula (3-2) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (3-2): nm) (
In
Further, as with the first embodiment, in order to reduce the parasitic capacitance in the third embodiment where the interlayer film 610 is made of SiO2 and the gate oxide layer 320 is made of HfO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (3-3):
Cov2<Cg (3-3)
Based on the formula (1-16) in the first embodiment, the following conditional formula (3-4) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (3-4): nm) (
In
Cov1<Cg (4-1)
Specifically, given that: the length of the gate 210 is 20 nm; the peripheral length of the first silicon pillar 810 is 31.4 nm; the equivalent film thickness Tox of the gate oxide layer 320 is 1 nm; and the interlayer film is made of SiN. Based on the formula (1-5) in the first embodiment, the following conditional formula (4-2) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (4-2): nm) (
In
Further, as with the first embodiment, in order to reduce the parasitic capacitance in the fourth embodiment where the interlayer film 620 is made of SiN and the gate oxide layer 320 is made of HfO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (4-3):
Cov2<Cg (4-3)
Based on the formula (1-16) in the first embodiment, the following conditional formula (4-4) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (4-4): nm) (
In
Each of fifth to eighth embodiments of the present invention is an example where a first silicon pillar 810 has a circular shape in cross-section.
In the fifth embodiment, an after-mentioned first insulating body 310 (gate oxide layer) is made of SiO2, and an after-mentioned second insulating body 610 (interlayer film) is made of SiO2.
The semiconductor device further comprises a second-conductive type high-concentration impurity region 520 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 530 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 510 formed in a part of the semiconductor substrate 100, a second-conductive type high-concentration impurity region 540 formed in a part of the second silicon pillar 820, a silicide region 720 formed in a part of the second-conductive type high-concentration impurity region 510, a silicide region 710 formed in the second-conductive type high-concentration impurity region 540, a contact 430 formed on the silicide region 720, a contact 420 formed on the silicide region 710, a contact 410 formed on the gate 210, and an element isolation region 910 formed in the semiconductor substrate 100.
In order to reduce a parasitic capacitance in the fifth embodiment, it is desirable that a parasitic capacitance Cov1 between the gate 210 and the semiconductor substrate 100 is less than a gate capacitance Cg, as shown in the following formula (5-1):
Cov1<Cg (5-1)
Specifically, given that: a length of the gate 210 is 20 nm; a diameter of the first silicon pillar 810 is 10 nm; a film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov1 between the gate 210 and the semiconductor substrate 100, a dielectric constant εX of the interlayer film 610, a cross-sectional area S1 of the gate 210, and a distance Tspace1 between the gate 210 and the semiconductor substrate 100, is expressed as the following formula (5-2), and then the formula (5-2) is assigned to the formula (5-1) to obtain the following formula (5-3):
The gate capacitance Cg is expressed as the following formula (5-4) which is a relational expression of a dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, a radius R of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (5-5) which is a relational expression of a gate film thickness Tgate1 of a first one of opposite ends of the gate, the radius R of the first silicon pillar 810 and the film thickness Tox of the gate oxide layer 310. Thus, the formulas (5-4) and (5-5) are assigned to the formula (5-3) to obtain the following conditional formula (5-6) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (5-6) is satisfied, the formula (5-1) is satisfied. Thus, the following formula (5-7) is obtained (unit in the formula (5-7: nm) (
6.9e2·Tspace1>π(6+Tgate1)2−1.1e2Cov1<Cg
Typically, the peripheral length of the first silicon pillar 810 is set in the range of 1 nm to 100 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (5-1) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 100 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (5-8) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the radius R of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (5-9) which is a relational expression of the gate film thickness Tgate1 the radius R of the first silicon pillar 810 and the film thickness Tox of the gate oxide layer 310. Thus, the formulas (5-8) and (5-9) are assigned to the formula (5-1) to obtain the following conditional formula (5-10) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (5-10) is satisfied, the formula (5-1) is satisfied. Thus, the following formula (5-11) is obtained, and then the following formula (5-12) is obtained from the formula (5-11) (unit in the formulas (5-11) and (5-12): μm):
2.0e6·Tspace1>πTgate12+1.0e2Tgate1Cov1<Cg (5-11)
2.0e6·Tspace1>>πTgate12+1.0e2Tgate1Cov1<<Cg (5-12)
In
Further, in order to reduce the parasitic capacitance in the fifth embodiment, it is desirable that a parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (5-13):
Cov2<Cg (5-13)
Specifically, given that: the length of the gate 210 is 20 nm; the diameter of the first silicon pillar 810 is 10 nm; the film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov2 between the gate 210 and the second silicon pillar 820, the dielectric constant εX of the interlayer film 610, a cross-sectional area S2 of the gate 210, and a distance Tspace2 between the gate 210 and the second silicon pillar 820, is expressed as the following formula (5-14), and then the formula (5-14) is assigned to the formula (5-13) to obtain the following formula (5-15):
The gate capacitance Cg is expressed as the following formula (5-16) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the radius R of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (5-17) which is a relational expression of a gate film thickness Tgate2 of the other, second end of the gate 210, the radius R of the first silicon pillar 810 and the film thickness Tox of the gate oxide layer 310. Thus, the formulas (5-16) and (5-17) are assigned to the formula (5-15) to obtain the following conditional formula (5-18) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (5-18) is satisfied, the formula (5-13) is satisfied. Thus, the following formula (5-19) is obtained (unit in the formulas (5-19): nm (
6.9e2·Tspace2>π(6+Tgate2)2−1.1e2Cov2<Cg (5-19)
Typically, the peripheral length of the first silicon pillar 810 is set in the range of 1 nm to 100 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (5-13) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 100 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (5-20) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the radius R of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (5-21) which is a relational expression of the gate film thickness Tgate2, the radius R of the first silicon pillar 810 and the film thickness Tox of the gate oxide layer 310. Thus, the formulas (5-20) and (5-21) are assigned to the formula (5-13) to obtain the following conditional formula (5-22) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (5-22) is satisfied, the formula (5-13) is satisfied. Thus, the following formula (5-23) is obtained, and then the following formula (5-24) is obtained from the formula (5-23) (unit in the formulas (5-23) and (5-24): μm):
2.0e6·Tspace2>πTgate22+1.0e2Tgate2Cov2<Cg (5-23)
2.0e6·Tspace2>>πTgate22+1.0e2Tgate2Cov2<<Cg (5-24)
In
Cov1<Cg (6-1)
Specifically, given that: the length of the gate 210 is 20 nm; the diameter of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 310 made of SiO2 is 1.0 nm. Based on the formula (5-6) in the fifth embodiment, the following conditional formula (6-2) representing a relationship between the film thickness T the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (6-2): nm) (
3.4e2·Tspace1>π(6+Tgate1)2−1.1e2Cov1<Cg (6-2)
In
Further, as with the fifth embodiment, in order to reduce the parasitic capacitance in the sixth embodiment where the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (6-3):
Cov2<Cg (6-3)
Based on the formula (5-18) in the fifth embodiment, the following conditional formula (6-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (6-4): nm) (
3.4e2·Tspace2>π(6+Tgate2)2−1.1e2Cov2<Cg (6-4)
In
Cov1<Cg (7-1)
Specifically, given that: the length of the gate 210 is 20 nm; the diameter of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (equivalent oxide thickness (EOT)). Based on the formula (5-6) in the fifth embodiment, the following conditional formula (7-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (7-2): nm) (
5.4e2·Tspace1>π(10+Tgate1)2−3.3e2Cov1<Cg (7-2)
In
Further, as with the fifth embodiment, in order to reduce the parasitic capacitance in the seventh embodiment where the gate oxide layer 320 is made of HfO2, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (7-3):
Cov2<Cg (7-3)
Based on the formula (5-18) in the fifth embodiment, the following conditional formula (7-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (7-4): nm) (
5.4e2·Tspace2>π(10+Tgate2)2−3.3e2Cov2<Cg (7-4)
In
Cov1<Cg (8-1)
Specifically, given that: the length of the gate 210 is 20 nm; the diameter of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (EOT). Based on the formula (5-6) in the fifth embodiment, the following conditional formula (8-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (8-2): nm) (
2.8e2·Tspace1>π(10+Tgate1)2−3.3e2Cov1<Cg (8-2)
In
Further, as with the fifth embodiment, in order to reduce the parasitic capacitance in the seventh embodiment where the interlayer film 620 is made of SiN, instead of SiO2, and the gate oxide layer 320 is made of HfO2, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (8-3):
Cov2<Cg (8-3)
Based on the formula (5-18) in the fifth embodiment, the following conditional formula (8-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (8-4): nm) (
2.8e2·Tspace2>π(10+Tgate2)2−3.3e2Cov2<Cg (8-4)
In
Each of ninth to twelfth embodiments of the present invention is an example where a first silicon pillar 810 has a square shape in cross-section.
In the ninth embodiment, an after-mentioned first insulating body 310 (gate oxide layer) is made of SiO2, and an after-mentioned second insulating body 610 (interlayer film) is made of SiO2.
The semiconductor device further comprises a second-conductive type high-concentration impurity region 520 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 530 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 510 formed in a part of the semiconductor substrate 100, a second-conductive type high-concentration impurity region 540 formed in a part of the second silicon pillar 820, a silicide region 720 formed in a part of the second-conductive type high-concentration impurity region 510, a silicide region 710 formed in the second-conductive type high-concentration impurity region 540, a contact 430 formed on the silicide region 720, a contact 420 formed on the silicide region 710, a contact 410 formed on the gate 210, and an element isolation region 910 formed in the semiconductor substrate 100.
In order to reduce a parasitic capacitance in the ninth embodiment, it is desirable that a parasitic capacitance Cov1 between the gate 210 and the semiconductor substrate 100 is less than a gate capacitance Cg, as shown in the following formula (9-1):
Cov1<Cg (9-1)
Specifically, given that: a length of the gate 210 is 20 nm; one side of the first silicon pillar 810 is 10 nm; a film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov1 between the gate 210 and the semiconductor substrate 100, a dielectric constant εX of the interlayer film 610, a cross-sectional area S1 of the gate 210, and a distance Tspace1 between the gate 210 and the semiconductor substrate 100, is expressed as the following formula (9-2), and then the formula (9-2) is assigned to the formula (9-1) to obtain the following formula (9-3):
The gate capacitance Cg is expressed as the following formula (9-4) which is a relational expression of a dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, a length R of one side of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (9-5). Thus, the formulas (9-4) and (9-5) are assigned to the formula (9-1) to obtain the following conditional formula (9-6) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (9-6) is satisfied, the formula (9-1) is satisfied. Thus, the above values are assigned to the formula (9-6) to obtain the following formula (9-7) (unit in the formula (9-7): nm) (
800·Tspace1>4Tgate12+48Tgate1Cov1<Cg (9-7)
Typically, the length of one side of the first silicon pillar 810 is set in the range of 0.25 nm to 25 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (9-1) will be calculated. Given that: the length R of one side of the first silicon pillar 810 is 25 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (9-8) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the length R of one side of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (9-9). Thus, the formulas (9-8) and (9-9) are assigned to the formula (9-3) to obtain the following conditional formula (9-10) representing a relationship between a film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (9-10) is satisfied, the formula (9-1) is satisfied. Thus, the above values are assigned to the formula (9-10) to obtain the following formula (9-11), and then the following formula (9-12) is obtained from the formula (9-11) (unit in the formulas (9-11) and (9-12): μm):
2.0e6·Tspace1>4Tgate12+1.0e2Tgate1Cov1<Cg (9-11)
2.0e6·Tspace1>>4Tgate12+1.0e2Tgate1Cov1<<Cg (9-12)
In
Further, in order to reduce the parasitic capacitance in the ninth embodiment, it is desirable that a parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (9-13):
Cov2<Cg (9-13)
Specifically, given that: the length of the gate 210 is 20 nm; one side of the first silicon pillar 810 is 10 nm; the film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov2 between the gate 210 and the second silicon pillar 820, the dielectric constant εX of the interlayer film 610, a cross-sectional area S2 of the gate 210, and a distance Tspace2 between the gate 210 and the second silicon pillar 820, is expressed as the following formula (9-14), and then the formula (9-14) is assigned to the formula (9-13) to obtain the following formula (9-15):
The gate capacitance Cg is expressed as the following formula (9-16) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, a peripheral length w of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (9-17). Thus, the formulas (9-16) and (9-17) are assigned to the formula (9-13) to obtain the following conditional formula (9-18) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (9-18) is satisfied, the formula (9-13) is satisfied. Thus, the above values are assigned to the formula (9-18) to obtain the following formula (9-19) (unit in the formulas (9-19): nm (
800·Tspace2>4Tgate22+48Tgate2Cov2<Cg (9-19)
Typically, the length of one side of the first silicon pillar 810 is set in the range of 0.25 nm to 25 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (9-1) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 25 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (9-20) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (9-21). Thus, the formulas (9-20) and (9-21) are assigned to the formula (9-13) to obtain the following conditional formula (9-22) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (9-22) is satisfied, the formula (9-13) is satisfied. Thus, the above values are assigned to the formula (9-22) to obtain the following formula (9-23), and then the following formula (9-24) is obtained from the formula (9-23) (unit in the formulas (9-23) and (9-24): μm):
2.0e6·Tspace2>4Tgate22+1.0e2Tgate2Cov1<Cg (9-23)
2.0e6·Tspace2>>4Tgate22+1.0e2Tgate2Cov2<<Cg (9-24)
In
Cov1<Cg (10-1)
Specifically, given that: the length of the gate 210 is 20 nm; the length of one side of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 310 is 1.0 nm (EOT). Based on the formula (9-6) in the ninth embodiment, the following conditional formula (10-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (10-2): nm) (
4.1e2·Tspace1>(2Tgate1+12)2−1.4e2Cov1<Cg (10-2)
In
Further, as with the ninth embodiment, in order to reduce the parasitic capacitance in the tenth embodiment where the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (10-3):
Cov2<Cg (10-3)
Based on the formula (9-18) in the ninth embodiment, the following conditional formula (10-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (10-4): nm) (
4.1e2·Tspace2>(2Tgate2+12)2−1.4e2Cov2<Cg (10-4)
In
Cov1<Cg (11-1)
Specifically, given that: the length of the gate 210 is 20 nm; the length of one side of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (EOT). Based on the formula (9-6) in the ninth embodiment, the following conditional formula (11-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (11-2): nm) (
5.3e2·Tspace1>(2Tgate1+20)2−4.2e2Cov1<Cg (11-2)
In
Further, as with the ninth embodiment, in order to reduce the parasitic capacitance in the eleventh embodiment where the gate oxide layer 320 is made of HfO2, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (11-3):
Cov2<Cg (11-3)
Based on the formula (9-18) in the ninth embodiment, the following conditional formula (11-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (11-4): nm) (
5.3e2·Tspace2>(2Tgate2+20)2−4.2e2Cov2<Cg
In
Cov1<Cg (12-1)
Specifically, given that: the length of the gate 210 is 20 nm; the length of one side of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (EOT). Based on the formula (9-6) in the ninth embodiment, the following conditional formula (12-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (12-2): nm) (
2.7e2·Tspace1>(2Tgate1+20)2−4.2e2Cov1<Cg (12-2)
In
Further, as with the ninth embodiment, in order to reduce the parasitic capacitance in the twelfth embodiment where the gate oxide layer 320 is made of HfO2, instead of SiO2, and the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (12-3):
Cov2<Cg (12-3)
Based on the formula (9-18) in the ninth embodiment, the following conditional formula (12-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (12-4): nm) (
2.7e2·Tspace2>(2Tgate2+20)2−4.2e2Cov2<Cg
In
Each of thirteenth to sixteenth embodiments of the present invention is an example where a first silicon pillar 810 has a rectangular shape in cross-section.
In the thirteenth embodiment, an after-mentioned first insulating body 310 (gate oxide layer) is made of SiO2, and an after-mentioned second insulating body 610 (interlayer film) is made of SiO2.
The semiconductor device further comprises a second-conductive type high-concentration impurity region 520 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 530 formed in a part of the first silicon pillar 810, a second-conductive type high-concentration impurity region 510 formed in a part of the semiconductor substrate 100, a second-conductive type high-concentration impurity region 540 formed in a part of the second silicon pillar 820, a silicide region 720 formed in a part of the second-conductive type high-concentration impurity region 510, a silicide region 710 formed in the second-conductive type high-concentration impurity region 540, a contact 430 formed on the silicide region 720, a contact 420 formed on the silicide region 710, a contact 410 formed on the gate 210, and an element isolation region 910 formed in the semiconductor substrate 100.
In order to reduce a parasitic capacitance in the thirteenth embodiment, it is desirable that a parasitic capacitance CO31 between the gate 210 and the semiconductor substrate 100 is less than a gate capacitance Cg, as shown in the following formula (13-1):
Cov1<Cg (13-1)
Specifically, given that: a length of the gate 210 is 20 nm; a short side and a long side of the first silicon pillar 810 are 10 nm and 20 nm, respectively; a film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov1 between the gate 210 and the semiconductor substrate 100, a dielectric constant εX of the interlayer film 610, a cross-sectional area S1 of the gate 210, and a distance Tspace1 between the gate 210 and the semiconductor substrate 100, is expressed as the following formula (13-2), and then the formula (13-2) is assigned to the formula (13-1) to obtain the following formula (13-3):
The gate capacitance Cg is expressed as the following formula (13-4) which is a relational expression of a dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, respective lengths R, 2R of the short and long sides of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (13-5). Thus, the formulas (13-4) and (13-5) are assigned to the formula (13-1) to obtain the following conditional formula (13-6) representing a relationship between the cross-sectional area S1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (13-6) is satisfied, the formula (13-1) is satisfied. Thus, the above values are assigned to the formula (13-6) to obtain the following formula (13-7) (unit in the formula (13-7): nm) (
1.2e3·Tspace1>4Tgate12+68Tgate1Cov1<Cg (13-7)
Typically, the length of one side of the first silicon pillar 810 is set in the range of 0.25 nm to 25 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (13-1) will be calculated. Given that: the length R of the short side of the first silicon pillar 810 is 25 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (13-8) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the length R of the short side of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S1 of the gate 210 is expressed as the following formula (13-9). Thus, the formulas (13-8) and (13-9) are assigned to the formula (13-3) to obtain the following conditional formula (13-10) representing a relationship between a film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100:
If the conditional formula (13-10) is satisfied, the formula (13-1) is satisfied. Thus, the above values are assigned to the formula (13-10) to obtain the following formula (13-11), and then the following formula (13-12) is obtained from the formula (13-11) (unit in the formulas (13-11) and (13-12): μm):
3.0e6·Tspace1>4Tgate12+1.5e2Tgate1Cov1<Cg (13-11)
3.0e6·Tspace1>4Tgate12+1.5e2Tgate1Cov1<<Cg (13-12)
In
Further, in order to reduce the parasitic capacitance in the thirteenth embodiment, it is desirable that a parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (13-13):
Cov2<Cg (13-13)
Specifically, given that: the length of the gate 210 is 20 nm; the length R of the short side of the first silicon pillar 810 is 10 nm; the film thickness Tox of the gate oxide layer 310 is 1 nm; and the interlayer film is made of SiO2. A relationship of the capacitance Cov2 between the gate 210 and the second silicon pillar 820, the dielectric constant εX of the interlayer film 610, a cross-sectional area S2 of the gate 210, and a distance Tspace2 between the gate 210 and the second silicon pillar 820, is expressed as the following formula (13-14), and then the formula (13-14) is assigned to the formula (13-13) to obtain the following formula (13-15):
The gate capacitance Cg is expressed as the following formula (13-16) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, a peripheral length w (6R) of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (13-17). Thus, the formulas (13-16) and (13-17) are assigned to the formula (13-16) to obtain the following conditional formula (13-18) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (13-18) is satisfied, the formula (13-13) is satisfied. Thus, the above values are assigned to the formula (13-18) to obtain the following formula (13-19) (unit in the formulas (13-19): nm (
1.2e3·Tspace2>4Tgate22+68Tgate2Cov2<Cg (13-19)
Typically, the length of one side of the first silicon pillar 810 is set in the range of 0.25 nm to 25 μm, and the film thickness of the gate oxide layer 310 is set in the range of 0.5 to 100 nm. Further, the length of the gate 210 is set in the range of 5 nm to 10 μm, and the dielectric constant εX of the interlayer film is set in the range of 3.9 to 7.6. In this structure, conditions satisfying the formula (13-1) will be calculated. Given that: the peripheral length of the first silicon pillar 810 is 25 μm; the film thickness of the gate oxide layer 310 is 0.5 nm; the length of the gate 210 is 10 μm, and the dielectric constant εX of the interlayer film is 3.9. The gate capacitance Cg is expressed as the following formula (13-20) which is a relational expression of the dielectric constant ε0X of the gate oxide layer 310, the length l of the gate 210, the peripheral length w of the first silicon pillar 810, and the film thickness Tox of the gate oxide layer 310, and the cross-sectional area S2 of the gate 210 is expressed as the following formula (13-21). Thus, the formulas (13-20) and (13-21) are assigned to the formula (13-15) to obtain the following conditional formula (13-22) representing a relationship between the cross-sectional area S2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820:
If the conditional formula (13-22) is satisfied, the formula (13-23) is satisfied. Thus, the above values are assigned to the formula (13-22) to obtain the following formula (13-23), and then the following formula (13-24) is obtained from the formula (13-23) (unit in the formulas (13-23) and (13-24): μm):
3.0e6·Tspace2>4Tgate22+1.5e2Tgate2Cov2<Cg (13-23)
3.0e6·Tspace2>>4Tgate22+1.5e2Tgate2Cov2<<Cg (13-24)
In
Cov1<Cg (14-1)
Specifically, given that: the length of the gate 210 is 20 nm; the short and long sides of the first silicon pillar 810 are 10 nm and 20 nm, respectively; and the film thickness Tox of the gate oxide layer 310 is 1.0 nm (EOT). Based on the formula (13-6) in the thirteenth embodiment, the following conditional formula (14-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (14-2): nm) (
6.2e2·Tspace1>4Tgate12+68Tgate1Cov1<Cg (14-2)
In
Further, as with the thirteenth embodiment, in order to reduce the parasitic capacitance in the fourteenth embodiment where the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (14-3):
Cov2<Cg (14-3)
Based on the formula (13-18) in the thirteenth embodiment, the following conditional formula (14-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (14-4): nm) (
6.2e2·Tspace2>4Tgate22+68Tgate2Cov2<Cg (14-4)
In
Cov1<Cg (15-1)
Specifically, given that: the length of the gate 210 is 20 nm; the length R of the short side of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (EOT). Based on the formula (13-6) in the thirteenth embodiment, the following conditional formula (15-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (15-2): nm) (
8.0e2·Tspace1>4Tgate12+1.0e2Tgate1Cov1<Cg (15-2)
In
Further, as with the thirteenth embodiment, in order to reduce the parasitic capacitance in the fifteenth embodiment where the gate oxide layer 320 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (15-3):
Cov2<Cg (15-3)
Based on the formula (13-18) in the thirteenth embodiment, the following conditional formula (15-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (15-4): nm) (
8.0e2·Tspace2>4Tgate22+1.0e2Tgate2Cov2<Cg (15-4)
In
Cov1<Cg (16-1)
Specifically, given that: the length of the gate 210 is 20 nm; the length R of the short side of the first silicon pillar 810 is 10 nm; and the film thickness Tox of the gate oxide layer 320 made of HfO2 is 1.3 nm (EOT). Based on the formula (13-6) in the thirteenth embodiment, the following conditional formula (16-2) representing a relationship between the film thickness Tgate1 of the gate 210, and the distance Tspace1 between the gate 210 and the semiconductor substrate 100, is obtained (unit in the formulas (16-2): nm) (
4.1e2·Tspace1>4Tgate12+1.0e2Tgate1Cov1<Cg (16-2)
In
Further, as with the thirteenth embodiment, in order to reduce the parasitic capacitance in the sixteenth embodiment where the gate oxide layer 320 is made of SiN, instead of SiO2, and the interlayer film 620 is made of SiN, instead of SiO2, it is desirable that the parasitic capacitance Cov2 between the gate 210 and the second silicon pillar 820 is less than the gate capacitance Cg, as shown in the following formula (16-3):
Cov2<Cg (16-3)
Based on the formula (13-18) in the thirteenth embodiment, the following conditional formula (16-4) representing a relationship between the film thickness Tgate2 of the gate 210, and the distance Tspace2 between the gate 210 and the second silicon pillar 820, is obtained (unit in the formula (16-4): nm) (
4.1e2·Tspace2>4Tgate22+1.0e2Tgate2Cov2<Cg (16-4)
In
As above, the present invention provides a semiconductor device which comprises a second-conductive type impurity region formed in a part of a first-conductive type semiconductor substrate, a first silicon pillar of an arbitrary cross-sectional shape formed on the second-conductive type impurity region, a first insulating body surrounding a part of a surface of the first silicon pillar, a gate surrounding the first insulating body, and a second silicon pillar which is formed on the first silicon pillar and which includes a second-conductive type impurity region, wherein: the gate is disposed to be separated from the semiconductor substrate by the first insulating body and is disposed to be separated from the second silicon pillar by a second insulating body; and each of the capacitance between the gate and the semiconductor substrate, and the capacitance between the gate and the second silicon pillar, is less than a gate capacitance.
Thus, the present invention can reduce a parasitic capacitance of a semiconductor device to provide a semiconductor device for a high-speed and low-power consumption ULSI (ultra large-scale integration) circuit.
Pursuant to 35 U.S.C. §119(e), this application claims the benefit of the filing date of Provisional U.S. Patent Application Ser. No. 61/207,620 filed on Feb. 13, 2009. This application is a continuation application of PCT/JP2007/073452 filed on Dec. 5, 2007. The entire contents of these applications are hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5136350 | Itoh | Aug 1992 | A |
5155054 | Itoh | Oct 1992 | A |
5308782 | Mazuréet al. | May 1994 | A |
5504359 | Rodder | Apr 1996 | A |
5937315 | Xiang et al. | Aug 1999 | A |
5943574 | Tehrani et al. | Aug 1999 | A |
5994735 | Maeda et al. | Nov 1999 | A |
6027975 | Hergenrother et al. | Feb 2000 | A |
6127209 | Maeda et al. | Oct 2000 | A |
6300198 | Aeugle et al. | Oct 2001 | B1 |
6342410 | Yu | Jan 2002 | B1 |
6420751 | Maeda et al. | Jul 2002 | B1 |
6495890 | Ono | Dec 2002 | B1 |
6724025 | Takashima et al. | Apr 2004 | B1 |
6882006 | Maeda et al. | Apr 2005 | B2 |
6885041 | Awano | Apr 2005 | B2 |
20020195652 | Maeda et al. | Dec 2002 | A1 |
20040262681 | Masuoka et al. | Dec 2004 | A1 |
20050253143 | Takaura et al. | Nov 2005 | A1 |
20050280061 | Lee | Dec 2005 | A1 |
20060208283 | Shimojo et al. | Sep 2006 | A1 |
Number | Date | Country |
---|---|---|
2 219 210 | Aug 2010 | EP |
01-232755 | Sep 1989 | JP |
03-114233 | May 1991 | JP |
06-069441 | Mar 1994 | JP |
06-310730 | Nov 1994 | JP |
07-099311 | Apr 1995 | JP |
08-227997 | Sep 1996 | JP |
2000-022145 | Jan 2000 | JP |
2000-068516 | Mar 2000 | JP |
2000-091578 | Mar 2000 | JP |
2001-102573 | Apr 2001 | JP |
2003-101012 | Apr 2003 | JP |
2006-261421 | Sep 2006 | JP |
2006-294995 | Oct 2006 | JP |
2007-123415 | May 2007 | JP |
WO 2004-021445 | Mar 2004 | WO |
Entry |
---|
J. M. Hergenrother et al., The vertical replacement-gate (VRG) MOSFET, 2002, Solid-State Electronics 46 (2002), pp. 939-950. |
Hergenrother, J.M. et al., “The vertical replacement-gate (VRG) MOSFET”, Solid-State Electronics, vol. 46, 2002, pp. 939-950. |
Extended European Search Report for European Application No. 07850094.9, dated Nov. 19, 2010, 9 pages. |
International Search Report for International Application No. PCT/JP2007/073452, dated Mar. 4, 2008, 2 pages. |
Written Opinion of the International Searching Authority for International Application No. PCT/JP2007/073452, dated Mar. 4, 2008, 4 pages. |
Hergenrother, J.M. et al., “The Vertical Replacement-Gate (VRG) MOSFET: A 50-nm Vertical MOSFET with Lithography-Independent Gate Length,” Bell Laboratories, Lucent Technologies, Murray Hill, NJ, IEEE, 1999, 4 pages. |
Iwai, Makoto et al., “High Performance Buried Gate Surrounding Gate Transistor (BG-SGT) for Future Three-Dimensional Devices,” Extended Abstracts of the 2003 International Conference on Solid State Devices and Materials, Tokyo, 2003, pp. 630-631. |
Takato, Hiroshi et al., “Impact of Surrounding Gate Transistor (SGT) for Ultra-High-Density LSI's,” IEEE Transactions on Electron Devices, vol. 38, No. 3, Mar. 1991, pp. 573-578. |
Office Action for Japanese Patent Application Serial No. 2009-544527, dated Nov. 28, 2012, 2 pages. |
Written Opinion of the International Searching Authority for International Application No. PCT/JP2007/073935, dated Mar. 18, 2008, 3 pages. |
International Search Report for International Application No. PCT/JP2007/073935, dated Mar. 18, 2008, 2 pages. |
Bindal et al., “The Design of Dual Work Function CMOS Transistors and Circuits Using Silicon Nanowire Technology”, IEEE Transactions on Nanotechnology, IEEE Service Center, NJ, vol. 6, No. 3, May 1, 2007, pp. 291-302. |
Supplementary Partial Search Report for European Patent Application Serial No. 07 85 0486, dated Sep. 19, 2012, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20100207200 A1 | Aug 2010 | US |
Number | Date | Country | |
---|---|---|---|
61207620 | Feb 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2007/073452 | Dec 2007 | US |
Child | 12704306 | US |