Claims
- 1. A semiconductor device, comprising:
- a substrate;
- a first structure-containing layer, overlying the substrate, containing first structures requiring inter-connection through first subsequently formed vias from a higher level;
- a first insulating layer overlying the first structure-containing layer;
- a second structure-containing layer overlying the first insulating layer, disposed at a higher level than the first structure-containing layer, and containing second structures requiring inter-connection through second subsequently formed vias from the higher level;
- a second insulating layer overlying the second structure-containing layer; and
- planarized metal filling the second and first vias and making contact from the higher level to the second and first structures, respectively;
- wherein:
- the second vias are shallow vias formed through the second insulating layer to the second structures;
- the first vias are deep vias formed through the second insulating layer and through the first insulating layer to the first structures; and
- any excess metal initially over-filling the vias is subsequently removed by polishing.
- 2. A semiconductor device according to claim 1, wherein:
- the first structures are runners in a first metal layer; and
- the second structures are runners in a second metal layer.
- 3. A semiconductor device according to claim 1, wherein:
- the excess metal is removed by chem-mech polishing.
- 4. A semiconductor device according to claim 1, wherein:
- polishing is continued to thin the second insulating layer sufficiently to ensure that partially filled vias are filled flush with the top surface of the second insulating layer.
- 5. A semiconductor device according to claim 1, further comprising:
- first pillars formed immediately underneath the first structures in the first structure-containing layer; and
- second pillars formed immediately underneath the second structures in the second structure-containing layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of commonly-owned, copending U.S. patent application Ser. No. 07/711,624, now U.S. Pat. No. 5,290,396 entitled TRENCH PLANARIZATION TECHNIQUES and filed on Jun. 6, 1991 by Schoenborn and Pasch.
US Referenced Citations (16)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 60-260455 |
Nov 1987 |
JPX |
Non-Patent Literature Citations (1)
| Entry |
| Thin Film Processes, by Vossen et al., pp. 497-521, 1978. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
711624 |
Jun 1991 |
|