Claims
- 1. A memory cell comprising:
a storage medium having a programmable thermal impedance; and a heater in thermal communication with said storage medium for programming said thermal impedance.
- 2. The memory cell according to claim 1, wherein a primary current path for reading/writing/erasing of information to said storage medium is outside of said storage medium.
- 3. The memory cell according to claim 1, wherein said heater programs said thermal impedance by heating said storage medium.
- 4. The memory cell according to claim 1, wherein said heater is utilized as a temperature sensor to one of infer and measure said thermal impedance of said storage medium to read information.
- 5. The memory cell according to claim 1, wherein an electrical resistance of said heater is used to read information.
- 6. The memory cell according to claim 5, wherein said electrical resistance of said heater is changed by a stray current path.
- 7. The memory cell according to claim 1, wherein said storage medium comprises a phase-change medium having a phase-dependent thermal impedance.
- 8. The memory cell according to claim 7, wherein a first phase of said phase-change medium has a first thermal impedance, and a second phase of said phase-change medium has a second thermal impedance which is different from said first thermal impedance.
- 9. The memory cell according to claim 8, wherein information is written to said storage medium by heating said storage medium from a crystalline phase to an amorphous phase, and information is erased from said storage medium by heating said storage medium from an amorphous phase to a crystalline phase.
- 10. The memory cell according to claim 1, wherein said heater is electrically insulated from said storage medium.
- 11. The memory cell according to claim 1, further comprising:
a substrate formed adjacent to said storage medium.
- 12. The memory cell according to claim 1, wherein said heater is controlled to write information to said storage medium, and read and erase information from said storage medium.
- 13. The memory cell according to claim 1, further comprising:
at least one lead connected to said heater, for supplying power to said heater.
- 14. The memory cell according to claim 1, wherein said heater comprises at least one of a posistor material, a ceramic material, an oxide and a semiconductor material.
- 15. The memory cell according to claim 1, wherein said heater comprises at least one of a tunnel junction, a thermocouple, a negative temperature coefficient thermistor, and a positive temperature coefficient thermistor.
- 16. The memory cell according to claim 1, wherein said heater is formed adjacent to said storage medium.
- 17. The memory cell according to claim 16, wherein said storage medium comprises a bit region located adjacent to said heater, and wherein said thermal impedance is programmed in said bit region.
- 18. The memory cell according to claim 17, wherein a phase of material in said bit region is partially converted during writing and erasing.
- 19. The memory cell according to claim 1, wherein said storage medium has a first thermal impedance representing a “1” bit stored in said storage medium, and a second thermal impedance representing a “0” bit stored in said storage medium.
- 20. The memory cell according to claim 1, wherein said storage medium comprises a phase change medium having more than two phases, each phase having a different thermal impedance.
- 21. The memory cell according to claim 20, wherein each said thermal impedance represents a different bit, so that said storage medium has a capacity for storing more than two different bits.
- 22. The memory cell according to claim 3, further comprising:
a temperature sensor which one of measures and infers said thermal impedance of said storage medium to read information.
- 23. A memory cell, comprising
a storage medium having a programmable electrical impedance; a heater in thermal communication with said storage medium for programming said electrical impedance; and a counter-electrode in electrical communication with said storage medium.
- 24. The memory cell according to claim 23, wherein said heater programs said electrical impedance by heating said storage medium.
- 25. The memory cell according to claim 23, wherein said counter-electrode facilitates a detection of said electrical impedance, to read information from said storage medium.
- 26. The memory cell according to claim 23, wherein said heater is controlled to write data to and erase data from said storage medium, and acts as an electrode to read data from the storage medium.
- 27. The memory cell according to claim 23, wherein said storage medium comprises a phase-change medium having a phase-dependent electrical impedance.
- 28. The memory cell according to claim 23, wherein said storage medium comprises a bit region located between said heater and counter-electrode, and wherein said electrical impedance is programmed in said bit region.
- 29. The memory cell according to claim 28, wherein said storage medium has a first electrical impedance representing a “1” bit stored in said storage medium, and a second electrical impedance representing a “0” bit stored in said storage medium.
- 30. The memory cell according to claim 28, wherein said storage medium comprises a phase change medium having more than two phases, each phase having a different electrical impedance.
- 31. The memory cell according to claim 30, wherein each said electrical impedance represents a different bit, so that said storage medium has a capacity for storing more than two different bits.
- 32. A memory device comprising:
a plurality of memory cells, each memory cell comprising:
a storage medium having a programmable thermal impedance; and a heater in thermal communication with said storage medium for programming said thermal impedance.
- 33. The memory device according to claim 32, further comprising:
at least one control device associated with each memory cell to facilitate writing information to and erasing information from said storage medium, and to read information from said storage medium.
- 34. A memory device comprising:
a plurality of memory cells, each memory cell comprising:
a storage medium having a programmable electrical impedance; a heater in thermal communication with said storage medium for programming said electrical impedance; and a counter-electrode in electrical communication with said storage medium, for facilitating a reading of said electrical impedance by said heater.
- 35. An information processing method, comprising:
programming a thermal impedance of a storage medium to write information to and erase information from said storage medium; and one of inferring and measuring a temperature of said heater as a function of said thermal impedance to read said information.
- 36. An information processing method, comprising:
programming an electrical impedance of a storage medium to write information to and erase information from said storage medium; and detecting an electrical impedance of said storage medium to read said information.
- 37. A programmable storage medium tangibly embodying a program of machine-readable instructions executable by a digital processing apparatus to perform an information processing method comprising:
programming a thermal impedance of a storage medium to write information to and erase information from said storage medium; and one of inferring and measuring a temperature of said heater as a function of said thermal impedance to read said information.
- 38. A programmable storage medium tangibly embodying a program of machine-readable instructions executable by a digital processing apparatus to perform an information processing method comprising:
programming an electrical impedance of a storage medium to write information to and erase information from said storage medium; and detecting an electrical impedance of said storage medium to read said information.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This Application is related to U.S. patent application Ser. No. 10/______filed on _______, entitled “An assembly suitable for reading/writing/erasing information based on thermal coupling”, having Attorney Docket No. YOR920010114, U.S. patent application Ser. No. 10/______filed on ______ ,entitled “An assembly suitable for reading data based on thermal coupling”, having Attorney Docket No. YOR920010056, U.S. patent application Ser. No. 10/______filed on ______ , entitled “An assembly for writing and/or erasing high density data on a media”, having Attorney Docket No. YOR920010062, U.S. patent application Ser. No. 10/______filed on______, entitled “A method for writing and/or erasing high density data on a media”, having Attorney Docket No. YOR920010113, all of which are assigned to International Business Machines Corporation and are incorporated herein by reference.