This application claims priority under 35 USC .sctn. 119(e)(1) of provisional application Ser. No. 60/033,862 filed Dec. 19, 1996.
Number | Name | Date | Kind |
---|---|---|---|
5468984 | Efland et al. | Nov 1995 | |
5656858 | Kondo et al. | Aug 1997 | |
5665991 | Efland et al. | Sep 1997 | |
5705857 | Farooq et al. | Jan 1998 | |
5739579 | Chiang et al. | Apr 1998 | |
5793112 | Hasegawa et al. | Aug 1998 |
Entry |
---|
08/711,138 FWC of 08/333,174, Multiple Transistor Integrated Circuit with Thick Copper Interconnect, originally filed Nov. 02, 1994, pending. |
08/903,970 FWC of 07/850,601, Method for Current Ballasting and Busing over Active Device Area Using a Multi-Level Conductor Process, originally filed Mar. 13, 1992, pending. |
08/864,386, Plated Copper and Plated Copper with Plated Nickel Cap Tnterconnect Metallization on a Silicon Integrated Circuit, filed May 28, 1997, pending. |