The present disclosure generally relates to the field of semiconductor technology, and more particularly, to a three-dimensional (3D) memory device and a fabricating method thereof.
With continuous rising and development of artificial intelligence (AI), big data, Internet of Things, mobile devices and communications, and cloud storage, etc., the demand for memory capacity are growing in an exponential way. Compared with other non-volatile memories, NAND memory has many advantages, such as high integration, low power consumption, fast programming/erasing speed, good reliability, low cost, etc., and thus has gradually become the mainstream semiconductor memory in the industry.
Planar NAND memory cells are scaled to smaller sizes by improving process technology, circuit design, programming algorithm, and fabrication process. However, as feature sizes of the memory cells approach a lower limit, planar process and fabrication techniques become challenging and costly. As a result, memory density for planar memory cells approaches an upper limit.
A three-dimensional (3D) NAND memory architecture can address the density limitation in planar memory cells. The 3D memory architecture includes a memory array and periphery devices for controlling signals to and from the memory array.
In one aspect, a method for forming a three-dimensional (3D) memory device is disclosed. The method comprises: forming a first semiconductor structure including a core region, a spacer region, and a periphery region, comprising: forming a first periphery circuit on a first substrate in the periphery region, forming a memory stack on the first substrate in the core region, and forming a spacer structure in the spacer region to separate the memory stack and the first periphery circuit; forming a second semiconductor structure including a second periphery circuit on a second substrate; bonding the second semiconductor structure to the first semiconductor structure; and forming a supplemental semiconductor layer to replace a portion of the first substrate in the core region.
In some implementations, forming the first semiconductor structure further comprises: after forming the first periphery circuit and before forming the memory stack, removing a first portion of the first substrate in the core region and the spacer region, such that an offsite is formed on the remaining portion of the first substrate between the periphery region and the spacer region.
In some implementations, forming the first semiconductor structure further comprises: forming a sacrificial stack to cover the first substrate in the core region and the spacer region, and to cover the first periphery circuit in the periphery region; forming a dielectric stack structure to cover the sacrificial stack in the core region, the spacer region, and the periphery region; and removing a portion of the sacrificial stack and the dielectric stack structure in the periphery region.
In some implementations, forming the sacrificial stack comprises: forming a first stop layer to cover the first substrate in the core region and the spacer region, and to cover the first periphery circuit in the periphery region; forming a sacrificial semiconductor layer to cover the first stop layer; forming a second stop layer to cover the first stop layer; and forming a barrier layer to cover the second stop layer.
In some implementations, forming the first semiconductor structure further comprises: removing portions of the dielectric stack structure in the core region to form a staircase structure, such that a remaining portion of the dielectric stack structure including a turning structure in the spacer region forms the spacer structure.
In some implementations, forming the first semiconductor structure further comprises: forming a plurality of channel structures penetrating the dielectric stack structure and extending into the sacrificial stack in the core region, each channel structure including a functional layer and a semiconductor channel.
In some implementations, forming the first semiconductor structure further comprises: forming a plurality of dummy channel structures penetrating the dielectric stack structure and extending into the sacrificial stack in the core region.
In some implementations, forming the first semiconductor structure further comprises: forming at least one slit penetrating the dielectric stack structure and extending into the sacrificial stack in the core region; and converting the dielectric stack structure into the memory stack.
In some implementations, forming the dielectric stack structure comprises forming a plurality of dielectric layer pairs stacked on the sacrificial stack, each dielectric layer pair including a stack sacrificial layer and a stack dielectric layer different from the stack sacrificial layer.
In some implementations, converting the dielectric stack structure into the memory stack comprises removing the plurality of stack sacrificial layers in the dielectric stack structure through the slits to form a plurality of trenches; and forming a gate structure in each trench.
In some implementations, forming the first semiconductor structure further comprises: forming a plurality of word line contacts, a plurality of channel structure contacts in the core region; forming a plurality of periphery contacts in the periphery region; and forming a plurality of first interconnect contacts connected with corresponding word line contacts, channel structure contacts, and periphery contacts, respectively.
In some implementations, forming the first periphery circuit comprises forming a high voltage circuit including a plurality of high voltage transistors on the first substrate in the periphery region.
In some implementations, forming the first periphery circuit further comprises forming a low voltage circuit including a plurality of low voltage transistors on the first substrate in the periphery region.
In some implementations, forming the second periphery circuit comprises: forming a low voltage circuit including a plurality of low voltage transistors on the second substrate; and forming a plurality of second interconnect contacts connected with corresponding low voltage transistors, respectively.
In some implementations, forming the second periphery circuit further comprises forming a low voltage circuit including a plurality of low voltage transistors on the second substrate.
In some implementations, bonding the second semiconductor structure to the first semiconductor structure comprises bonding the second semiconductor structure to the first semiconductor structure in a face-to-face manner to connect the second interconnect contacts to corresponding second interconnect contacts respectively.
In some implementations, forming the supplemental semiconductor layer to replace the portion of the first substrate in the core region comprises: removing a second portion of the first substrate and stopping at the first stop layer, such that a third portion of the first substrate in the periphery region is maintained; forming a protection layer on the third portion of the first substrate in the periphery region; removing portions of the sacrificial semiconductor layer in the core region and stopping at the second stop layer to expose portions of the channel structures; removing a portion of the functional layer of each channel structure to expose the semiconductor channel; and doping a portion of the semiconductor channel of each channel structure.
In some implementations, removing the portion of the functional layer of each channel structure comprises: removing portions of a blocking layer, a storage layer, and a tunneling layer of each channel structure that are located above the barrier layer; and simultaneously removing the second stop layer in the core region and the protection layer in the periphery region.
In some implementations, forming the supplemental semiconductor layer to replace the portion of the first substrate in the core region comprises: forming the supplemental semiconductor layer in the core region to electrically connect with the doped portion of the semiconductor channel of each channel structure; and performing a local thermal treatment to portions of the supplemental semiconductor layer in the core region without affecting the remaining portion of the first substrate in the periphery region.
In some implementations, the method further comprises forming a pad layer on the supplemental semiconductor layer, comprising: forming a pad dielectric layer on the supplemental semiconductor layer in the core region and on the remaining portion of the first substrate in the periphery region; forming a plurality of pad structures embedded in the pad dielectric layer; forming a wiring layer on the pad dielectric layer to connect with the plurality of pad structures; and forming a passivation layer to cover the wiring layer.
Another aspect of the present disclosure provides a three-dimensional (3D) memory device, comprising: a first semiconductor structure including a core region, a spacer region, and a periphery region, comprising: a memory stack on a semiconductor layer in the core region, a first periphery circuit on the semiconductor layer in the periphery region, and a spacer structure in the spacer region to separate the memory stack and the first periphery circuit; and a second semiconductor structure including a second periphery circuit on a substrate; wherein the second semiconductor structure is connected to the first semiconductor structure.
In some implementations, the spacer structure comprises a dielectric stack structure in the spacer region, the dielectric stack structure including a plurality of dielectric layer pairs each including a stack sacrificial layer and a stack dielectric layer different from the stack sacrificial layer.
In some implementations, the spacer structure comprises a turning structure comprises a first portion of the plurality of dielectric layer pairs extending in a horizontal plane and a second portion of the plurality of dielectric layer pairs extending in a non-horizontal plane.
In some implementations, the first semiconductor structure further comprises a plurality of channel structures penetrating the memory stack in the core region, each channel structure including a functional layer and a semiconductor channel.
In some implementations, the first semiconductor structure further comprises: a staircase structure in the memory stack; and a plurality of dummy channel structures penetrating the staircase structure in the core region.
In some implementations, the first semiconductor structure further comprises at least one slit structure penetrating the memory stack and extending in a parallel direction to separate the plurality of channel structures.
In some implementations, the memory stack comprises a plurality of interleaved stack dielectric layers and gate structures stacked in a vertical direction.
In some implementations, the first semiconductor structure further comprises: a plurality of word line contacts, a plurality of channel structure contacts in the core region; a plurality of periphery contacts in the periphery region; and a plurality of first interconnect contacts connected with corresponding word line contacts, channel structure contacts, and periphery contacts, respectively.
In some implementations, the first periphery circuit comprises a high voltage circuit including a plurality of high voltage transistors on the semiconductor layer in the periphery region.
In some implementations, the first periphery circuit further comprises a low voltage circuit including a plurality of low voltage transistors on the semiconductor layer in the periphery region.
In some implementations, the second periphery circuit comprises: a low voltage circuit including a plurality of low voltage transistors on the substrate; and a plurality of second interconnect contacts connected with corresponding low voltage transistors, respectively.
In some implementations, the second periphery circuit further comprises a low voltage circuit including a plurality of low voltage transistors on the substrate.
In some implementations, the second semiconductor structure and the first semiconductor structure are bonded together in a face-to-face manner, such that the second interconnect contacts and corresponding second interconnect contacts are connected respectively at a bonding interface.
In some implementations, the functional layer of each channel structure comprises a blocking layer, a storage layer, and a tunneling layer; and the semiconductor channel comprises a doped region contacting the semiconductor layer.
In some implementations, the device further comprises a pad layer on the semiconductor layer, the pad layer comprising: a pad dielectric layer on the semiconductor layer; a plurality of pad structures embedded in the pad dielectric layer; a wiring layer on the pad dielectric layer to connect with the plurality of pad structures; and a passivation layer to cover the wiring layer.
In some implementations, the semiconductor layer comprises: an initial semiconductor layer in the periphery region; and a supplemental semiconductor layer in the core region and the spacer region; wherein the initial semiconductor layer is isolated from the supplemental semiconductor layer by a spacer layer.
Another aspect of the present disclosure provides a memory system, comprising: a memory device configured to store data, and comprising: a first semiconductor structure including a core region, a spacer region, and a periphery region, comprising: a memory stack including an array of memory cells on a semiconductor layer in the core region, a first periphery circuit on the semiconductor layer in the periphery region, and a spacer structure in the spacer region to separate the memory stack and the first periphery circuit, and a second semiconductor structure including a second periphery circuit on a substrate, wherein the second semiconductor structure is bonded with the first semiconductor structure at a bonding interface; and a memory controller coupled to the memory device and configured to control the array of memory cells through the first peripheral circuit and the second periphery circuit.
Other aspects of the present disclosure can be understood by those skilled in the art in light of the description, the claims, and the drawings of the present disclosure.
The accompanying drawings, which are incorporated herein and form a part of the specification, illustrate aspects of the present disclosure and, together with the description, further serve to explain the principles of the present disclosure and to enable a person skilled in the pertinent art to make and use the present disclosure.
The present disclosure will be described with reference to the accompanying drawings.
Although specific configurations and arrangements are discussed, it should be understood that this is done for illustrative purposes only. As such, other configurations and arrangements can be used without departing from the scope of the present disclosure. Also, the present disclosure can also be employed in a variety of other applications. Functional and structural features as described in the present disclosures can be combined, adjusted, and modified with one another and in ways not specifically depicted in the drawings, such that these combinations, adjustments, and modifications are within the scope of the present discloses.
In general, terminology may be understood at least in part from usage in context. For example, the term “one or more” as used herein, depending at least in part upon context, may be used to describe any feature, structure, or characteristic in a singular sense or may be used to describe combinations of features, structures or characteristics in a plural sense. Similarly, terms, such as “a,” “an,” or “the,” again, may be understood to convey a singular usage or to convey a plural usage, depending at least in part upon context. In addition, the term “based on” may be understood as not necessarily intended to convey an exclusive set of factors and may, instead, allow for existence of additional factors not necessarily expressly described, again, depending at least in part on context.
It should be readily understood that the meaning of “on,” “above,” and “over” in the present disclosure should be interpreted in the broadest manner such that “on” not only means “directly on” something but also includes the meaning of “on” something with an intermediate feature or a layer therebetween, and that “above” or “over” not only means the meaning of “above” or “over” something but can also include the meaning it is “above” or “over” something with no intermediate feature or layer therebetween (i.e., directly on something).
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper,” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations), and the spatially relative descriptors used herein may likewise be interpreted accordingly.
As used herein, the term “substrate” refers to a material onto which subsequent material layers are added. The substrate itself can be patterned. Materials added on top of the substrate can be patterned or can remain unpatterned. Furthermore, the substrate can include a wide array of semiconductor materials, such as silicon, germanium, gallium arsenide, indium phosphide, etc. Alternatively, the substrate can be made from an electrically non-conductive material, such as a glass, a plastic, or a sapphire wafer.
As used herein, the term “layer” refers to a material portion including a region with a thickness. A layer can extend over the entirety of an underlying or overlying structure or may have an extent less than the extent of an underlying or overlying structure. Further, a layer can be a region of a homogeneous or inhomogeneous continuous structure that has a thickness less than the thickness of the continuous structure. For example, a layer can be located between any pair of horizontal planes between, or at, a top surface and a bottom surface of the continuous structure. A layer can extend horizontally, vertically, and/or along a tapered surface. A substrate can be a layer, can include one or more layers therein, and/or can have one or more layers thereupon, thereabove, and/or therebelow. A layer can include multiple layers. For example, an interconnect layer can include one or more conductors and contact layers (in which interconnect lines and/or vertical interconnect access (via) contacts are formed) and one or more dielectric layers. It is noted that, the term “contact” refers to a conductive structure connecting between to conductive components.
As semiconductor technology advances, three-dimensional (3D) memory devices, such as 3D NAND memory devices, keep scaling more oxide/nitride (ON) layers of the memory cell array. With the increase of the number of array layers of the 3D architecture, the CMOS periphery circuit needs more complex and size scaling. For example, a complementary metal-oxide-semiconductor wafer (“CMOS wafer” hereinafter) is bonded with a memory cell array wafer (“array wafer” hereinafter) to form a framework of the 3D memory device. In order to achieve optimization of area, the CMOS driver circuit can be divided into two parts: a high-voltage driver part and an input/output (I/O) logic part. However, those architectures of the 3D NAND array and CMOS periphery circuits restrict the performance of the 3D NAND memory devices.
Accordingly, new 3D memory devices and fabricating methods thereof are provided to address such issues. It is noted that, the 3D memory device can be a part of a non-monolithic 3D memory device, in which components (e.g., portions of the CMOS devices and the memory cell array device) are formed separately on different wafers and then bonded in a face-to-face manner. In some implementations, as described below in connection with the figures, a first wafer including the memory cell array is flipped and faces down towards a second wafer for hybrid bonding, so that in the bonded non-monolithic 3D memory device, the first wafer is above the second wafer. It is understood that in some other implementations, the first wafer remains as the substrate of the bonded non-monolithic 3D memory device, and the second wafer is flipped and faces down towards the first wafer for hybrid bonding.
It is noted that X and Z axes are added in
3D memory device 100 can include a first semiconductor structure 110 including an array of memory cells (also referred to herein as a “memory cell array 112”) and a first periphery circuit 116 of the memory cell array 112. In some implementations, the memory cell array 112 includes an array of NAND Flash memory cells. For ease of description, a NAND Flash memory cell array may be used as an example for describing the memory cell array 112 in the present disclosure. But it is understood that the memory cell array 112 is not limited to NAND Flash memory cell array and may include any other suitable types of memory cell arrays, such as NOR Flash memory cell array, phase change memory (PCM) cell array, resistive memory cell array, magnetic memory cell array, spin transfer torque (STT) memory cell array, to name a few.
First semiconductor structure 110 can include a NAND Flash memory device in which memory cells are provided in the form of an array of 3D NAND memory strings and/or an array of two-dimensional (2D) NAND memory cells. NAND memory cells can be organized into pages or fingers, which are then organized into blocks in which each NAND memory cell is coupled to a separate line called a bit line (BL). All cells with the same vertical position in the NAND memory cell can be coupled through the control gates by a word line (WL). In some implementations, a memory plane contains a certain number of blocks that are coupled through the same bit line. First semiconductor structure 110 can include one or more memory planes.
In some implementations, the array of NAND memory cells is an array of 2D NAND memory cells, each of which includes a floating-gate transistor. The array of 2D NAND memory cells includes a plurality of 2D NAND memory strings, each of which includes a plurality of memory cells connected in series (resembling a NAND gate) and two select transistors, according to some implementations. Each 2D NAND memory string is arranged in the same plane (i.e., referring to herein a flat, two-dimensional (2D) surface, different from the term “memory plane” in the present discourse) on the substrate, according to some implementations. In some implementations, the array of NAND memory cells is an array of 3D NAND memory strings, each of which extends vertically above the substrate (in 3D) through a stack structure, e.g., a memory stack. Depending on the 3D NAND technology (e.g., the number of layers/tiers in the memory stack), a 3D NAND memory string typically includes a certain number of NAND memory cells, each of which includes a floating-gate transistor or a charge-trap transistor.
As shown in
As shown in
As shown in
In some implementations, second semiconductor structure 120 does not include any memory cell. In other words, second semiconductor structure 120 only includes periphery circuits, but not the memory cell array, according to some implementations. As a result, the memory cell array can be only included in first semiconductor structure 110, but not second semiconductor structure 120.
As described below in detail, first semiconductor structure 110 and second semiconductor structure 120 can be fabricated separately (and in parallel in some implementations) by the parallel process, such that the thermal budget of fabricating one of first and second semiconductor structures 110 and 120 does not limit the processes of fabricating another one of first and second semiconductor structures 110 and 120. Moreover, a large number of interconnects (e.g., bonding contacts and/or inter-layer vias (ILVs)/through substrate vias (TSVs)) can be formed across bonding interface 130 to make direct, short-distance (e.g., micron- or submicron-level) electrical connections between first and second semiconductor structures 110 and 120, as opposed to the long-distance (e.g., millimeter or centimeter-level) chip-to-chip data bus on the circuit board, such as printed circuit board (PCB), thereby eliminating chip interface delay and achieving high-speed I/O throughput with reduced power consumption. Data transfer among the memory cell array and the different periphery circuits in first and second semiconductor structures 110 and 120 can be performed through the interconnects (e.g., bonding contacts and/or ILVs/TSVs) across bonding interface 130. By vertically integrating first and second semiconductor structures 110 and 120, the chip size can be reduced, and the memory cell density can be increased.
In some implementations, each memory cell 206 is a single-level cell (SLC) that has two possible memory states and thus, can store one bit of data. For example, the first memory state “0” can correspond to a first range of voltages, and the second memory state “1” can correspond to a second range of voltages. In some implementations, each memory cell 206 is a multi-level cell (MLC) that is capable of storing more than a single bit of data in more than four memory states. For example, the MLC can store two bits per cell, three bits per cell (also known as triple-level cell (TLC)), or four bits per cell (also known as a quad-level cell (QLC)). Each MLC can be programmed to assume a range of possible nominal storage values. In one example, if each MLC stores two bits of data, then the MLC can be programmed to assume one of three possible programming levels from an erased state by writing one of three possible nominal storage values to the cell. A fourth nominal storage value can be used for the erased state.
As shown in
As shown in
Referring to
Page buffer 304 can be configured to buffer data read from or programmed to memory cell array 201 according to the control signals of control logic 312. In one example, page buffer 304 may store one page of program data (write data) to be programmed into one page 220 of memory cell array 201. In another example, page buffer 304 also performs program verify operations to ensure that the data has been properly programmed into memory cells 206 coupled to selected word lines 218.
Row decoder/word line driver 308 can be configured to be controlled by control logic 312 and select block 204 of memory cell array 201 and a word line 218 of selected block 204. Row decoder/word line driver 308 can be further configured to drive memory cell array 201. For example, row decoder/word line driver 308 may drive memory cells 206 coupled to the selected word line 218 using a word line voltage generated from voltage generator 310.
Column decoder/bit line driver 306 can be configured to be controlled by control logic 312 and select one or more 3D NAND memory strings 208 by applying bit line voltages generated from voltage generator 310. For example, column decoder/bit line driver 306 may apply column signals for selecting a set of N bits of data from page buffer 304 to be outputted in a read operation.
Control logic 312 can be coupled to each periphery circuit 202 and configured to control operations of periphery circuits 202. Registers 314 can be coupled to control logic 312 and include status registers, command registers, and address registers for storing status information, command operation codes (OP codes), and command addresses for controlling the operations of each periphery circuit 202.
Interface 316 can be coupled to control logic 312 and configured to interface memory cell array 201 with a memory controller (not shown). In some implementations, interface 316 acts as a control buffer to buffer and relay control commands received from the memory controller and/or a host (not shown) to control logic 312 and status information received from control logic 312 to the memory controller and/or the host. Interface 316 can also be coupled to page buffer 304 and column decoder/bit line driver 306 via data bus 318 and act as an I/O interface and a data buffer to buffer and relay the program data received from the memory controller and/or the host to page buffer 304 and the read data from page buffer 304 to the memory controller and/or the host. In some implementations, interface 316 and data bus 318 are parts of an I/O circuit of periphery circuits 202.
Voltage generator 310 can be configured to be controlled by control logic 312 and generate the word line voltages (e.g., read voltage, program voltage, pass voltage, local voltage, and verification voltage) and the bit line voltages to be supplied to memory cell array 201. In some implementations, voltage generator 310 is part of a voltage source that provides voltages at various levels of different periphery circuits 202 as described below in detail. Consistent with the scope of the present disclosure, in some implementations, the voltages provided by voltage generator 310, for example, to row decoder/word line driver 308, column decoder/bit line driver 306, and page buffer 304 are above certain levels that are sufficient to perform the memory operations. For example, the voltages provided to the page buffer circuits in page buffer 304 and/or the logic circuits in control logic 312 may be between 1.3 V and 5 V, such as 3.3 V, and the voltages provided to the driving circuits in row decoder/word line driver 308 and/or column decoder/bit line driver 306 may be between 5 V and 30 V.
Different from logic devices (e.g., microprocessors), memory devices, such as 3D NAND Flash memory, require a wide range of voltages to be supplied to different memory periphery circuits. For example,
In some implementations, LLV voltage source 401 is configured to provide a voltage below 1.3 V, such as between 0.9 V and 1.2 V (e.g., 0.9 V, 0.95 V, 1 V, 1.05 V, 1.1 V, 1.15 V, 1.2 V, any range bounded by the lower end by any of these values, or in any range defined by any two of these values). In one example, the voltage is 1.2 V. In some implementations, LV voltage source 403 is configured to provide a voltage between 1.3 V and 3.3 V (e.g., 1.3 V, 0.1.4 V, 1.5 V, 1.6 V, 1.7 V, 1.8 V, 1.9 V, 2 V, 2.1 V, 2.2 V, 2.3 V, 2.4 V, 2.5 V, 2.6 V, 2.7 V, 2.8 V, 2.9 V, 3 V, 3.1 V, 3.2 V, 3.3 V, any range bounded by the lower end by any of these values, or in any range defined by any two of these values). In one example, the voltage is 3.3 V. In some implementations, HV voltage source 405 is configured to provide a voltage greater than 3.3 V, such as between 5 V and 30 V (e.g., 5 V, 6 V, 7 V, 8 V, 9 V, 10 V, 11 V, 12 V, 13 V, 14 V, 15 V, 16 V, 17 V, 18 V, 19 V, 20 V, 21 V, 22 V, 23 V, 24 V, 25 V, 26 V, 27 V, 28 V, 29 V, 30 V, any range bounded by the lower end by any of these values, or in any range defined by any two of these values). It is understood that the voltage ranges described above with respect to HV voltage source 405, LV voltage source 403, and LLV voltage source 401 are for illustrative purposes and non-limiting, and any other suitable voltage ranges may be provided by HV voltage source 405, LV voltage source 403, and LLV voltage source 401.
Based on their suitable voltage levels (Vdd1, Vdd2, or Vdd3), the memory periphery circuits (e.g., periphery circuits 202) can be categorized into LLV circuits 402, LV circuits 404, and HV circuits 406, which can be coupled to LLV voltage source 401, LV voltage source 403, and HV voltage source 405, respectively. In some implementations, HV circuits 406 includes one or more driving circuits that are coupled to the memory cell array (e.g., memory cell array 201) through word lines, bit lines, SSG lines, DSG lines, source lines, etc., and configured to drive the memory cell array by applying a voltage at a suitable level to the word lines, bit lines, SSG lines, DSG lines, source lines, etc., when performing memory operations (e.g., read, program, or erase). In one example, HV circuit 406 may include word line driving circuits (e.g., in row decoder/word line driver 308) that are coupled to word lines and apply a program voltage (Vprog) or a pass voltage (Vpass) in the range of, for example, 5 V and 30 V, to the word lines during program operations. In another example, HV circuit 406 may include bit line driving circuits (e.g., in column decoder/bit line driver 306) that are coupled to bit lines and apply an erase voltage (Veras) in the range of, for example, 5 V and 30 V, to bit lines during erase operations. In some implementations, LV circuits 404 include page buffer circuits (e.g., in latches of page buffer 304) and are configured to buffer the data read from or programmed to the memory cell array. For example, the page buffer may be provided with a voltage of, for example, 3.3 V, by LV voltage source 403. LV circuits 404 can also include logic circuits (e.g., in control logic 312). In some implementations, LLV circuits 402 include an I/O circuit (e.g., in interface 316 and/or data bus 318) configured to interface the memory cell array with a memory controller. For example, the I/O circuit may be provided with a voltage of, for example, 1.2 V, by LLV voltage source 401. As described above, to reduce the total area occupied by the memory periphery circuits, periphery circuits 202 can be separately formed in different planes based on different performance requirements, such as the applied voltages. For example,
LV circuits 404 can be formed in either first semiconductor structure 410 or second semiconductor structure 420, i.e., in the same plane as LLV circuits 402 or HV circuits 406. As shown in
In some implementations, the same voltage is applied to both LV circuits 404 in first semiconductor structure 410 and the LV circuits 404 in second semiconductor structure 420, such that the voltage applied to HV circuits 406 in first semiconductor structure 410 is higher than the voltage applied to LV circuits 404 in second semiconductor structure 420, which is in turn higher than the voltage applied to LLV circuits 402 in second semiconductor structure 420. Moreover, since the voltage applied to LV circuits 404 is between the voltages applied to HV circuits 406 and LLV circuits 402, the thickness of the gate dielectric of transistors forming LV circuits 404 is between the thickness of the gate dielectric of transistors forming HV circuits 406 and the thickness of the gate dielectric of transistors forming LLV circuits 402, according to some implementations. For example, the gate dielectric thickness of transistors forming LV circuits 404 may be larger than the gate dielectric thickness of transistors forming LLV circuits 402, but smaller than the gate dielectric thickness of transistors forming HV circuits 406.
Based on the different performance requirements (e.g., associated with different applied voltages), periphery circuits 202 can be separated into at least two stacked semiconductor structures 408 and 410 in different planes. For example, the I/O circuits in interface 316 and/or data bus 318 (as LLV circuits 402) and logic circuits in control logic 312 (as part of LV circuits) are disposed in semiconductor structure 408, while the page buffer circuits in page buffer 304 and driving circuits in row decoder/word line driver 308 and column decoder/bit line driver 306 are disposed in semiconductor structure 410.
As shown in
In some implementations, first semiconductor structure 510 of 3D memory device 100 further includes a memory stack 517 in core region 501. The structure of memory stack 517 will be described in detail below. In some implementations, first semiconductor structure 110 of 3D memory device 100 further includes a spacer structure 515 in spacer region 503 to separate first periphery circuit 513 and memory stack 517. In some implementations, spacer structure 515 includes a turning structure of a dielectric stack which can include a plurality of interleaved dielectric layers that extend in a lateral plane in one portion of the turning structure and extend in a non-lateral plane in another portion of the turning structure. For example, in some implementations, as shown in
As shown in
As shown in
Similar to for semiconductor structure 510, second semiconductor structure 520 of 3D memory device 500 can also include a bonding layer at bonding interface 530. Bonding layer can include a plurality of bonding contacts and dielectrics electrically isolating bonding contacts. Bonding contacts can include conductive materials including, but not limited to, W, Co, Cu, Al, silicides, or any combination thereof. The remaining area of bonding layer can be formed with dielectrics including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low-k dielectrics, or any combination thereof. Bonding contacts and surrounding dielectrics in bonding layer can be used for hybrid bonding. Bonding contacts are in contact with bonding contacts at bonding interface 530, according to some implementations.
As shown in
In some implementations, 3D memory device 500 is a NAND Flash memory device in which memory cells are provided in the form of an array of NAND memory strings. Each NAND memory string can include a respective channel structure. As shown in
Memory stack 517 can include a plurality of interleaved stack conductive layers and stack dielectric layers. Stack conductive layers and stack dielectric layers in memory stack 517 can alternate in the vertical direction. In other words, except the ones at the top or bottom of memory stack 517, each stack conductive layer can be adjoined by two stack dielectric layers on both sides, and each stack dielectric layer can be adjoined by two stack conductive layers on both sides. Stack conductive layers can include conductive materials including, but not limited to, W, Co, Cu, Al, polycrystalline silicon (polysilicon), doped silicon, silicides, or any combination thereof. Each stack conductive layer can include a gate electrode (gate line) surrounded by an adhesive layer and a gate dielectric layer. The gate electrode of stack conductive layer can extend laterally as a word line, ending at one or more staircase structures of memory stack 517. Stack dielectric layers can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof.
In some implementations, each channel structure can have a cylinder shape (e.g., a pillar shape), and can extend vertically through interleaved stack conductive layers and stack dielectric layers of memory stack 517 and in contact with semiconductor layer 511. Each channel structure includes a channel hole filled with a composite functional layer, a semiconductor channel, and a capping structure that are arranged radially from the center toward the outer surface of the pillar in this order, according to some implementations. The capping structure can include dielectric materials, such as silicon oxide, and/or an air gap. The composite functional layer can radially circumscribe the semiconductor channel along the lateral direction. A composite functional layer can be formed laterally between the semiconductor channel and memory stack 517. In some implementations, the semiconductor channel includes silicon, such as amorphous silicon, polysilicon, or single crystalline silicon. In some implementations, the semiconductor channel can include a doped portion and an undoped portion. As described below with respect to the fabrication process, from the fabrication process perspective, in some implementations, the doped portion of the semiconductor channel extends beyond memory stack 517 and into semiconductor layer 511.
In some implementations, first semiconductor structure 510 of 3D memory device 500 further includes an interconnect layer (not shown) above first periphery circuits 513 and memory stack 517 to transfer electrical signals to periphery circuits. The interconnect layer can include a plurality of interconnects (also referred to herein as contacts), including lateral interconnect lines and vertical interconnect access (VIA) contacts. As used herein, the term interconnects can broadly include any suitable types of interconnects, such as middle-end-of-line (MEOL) interconnects and back-end-of-line (BEOL) interconnects. The interconnect layer can further include one or more interlayer dielectric (ILD) layers (a.k.a. intermetal dielectric (IMD) layers) in which the interconnect lines and VIA contacts can form. That is, the interconnect layer can include interconnect lines and VIA contacts in multiple ILD layers. The interconnect lines and VIA contacts in the interconnect layer can include conductive materials including, but not limited to, tungsten (W), cobalt (Co), copper (Cu), aluminum (Al), silicides, or any combination thereof. The ILD layers in the interconnect layer can include dielectric materials including, but not limited to, silicon oxide, silicon nitride, silicon oxynitride, low dielectric constant (low-k) dielectrics, or any combination thereof.
Instead of the front side contacts/pads, 3D memory device 500 can include one or more backside contacts/pads 544 above and in contact with doped semiconductor layer 511, as shown in
In some implementations, 3D memory device 500 further includes periphery contacts each extending vertically in periphery region 505. In some implementations, the periphery contact can be in contact with transistors of first periphery circuit 513. Periphery contacts each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN). In some implementations, 3D memory device 500 further includes a variety of local contacts (also known as “C1”), which are in contact with a structure in memory stack 517 directly. In some implementations, the local contacts include channel local contacts each below and in contact with the lower end of respective channel structure. Each channel local contact can be electrically connected to a bit line contact (not shown) for bit line fan-out. In some implementations, the local contacts further include word line local contacts each below and in contact with respective stack conductive layer (including a word line) at the staircase structure of memory stack 517 for word line fan-out. Local contacts, such as channel local contacts and word line local contacts, can be electrically connected to first periphery circuit 513 and/or second periphery circuit 526 through interconnect structures. Local contacts, such as channel local contacts and word line local contacts, each can include one or more conductive layers, such as a metal layer (e.g., W, Co, Cu, or Al) or a silicide layer surrounded by an adhesive layer (e.g., TiN).
Although an exemplary 3D memory device 500 is shown in
3D memory device 604 can be any 3D memory devices disclosed herein, such as 3D memory devices 100 and 400 shown in
Memory controller 606 (a.k.a., a controller circuit) is coupled to 3D memory device 604 and host 608 and is configured to control 3D memory device 604, according to some implementations. Memory controller 606 can manage the data stored in 3D memory device 604 and communicate with host 608. In some implementations, memory controller 606 is designed for operating in a low duty-cycle environment like secure digital (SD) cards, compact Flash (CF) cards, universal serial bus (USB) Flash drives, or other media for use in electronic devices, such as personal computers, digital cameras, mobile phones, etc. In some implementations, memory controller 606 is designed for operating in a high duty-cycle environment SSDs or embedded multi-media-cards (eMMCs) used as data storage for mobile devices, such as smartphones, tablets, laptop computers, etc., and enterprise storage arrays. Memory controller 606 can be configured to control operations of 3D memory device 604, such as read, erase, and program operations. Memory controller 606 can also be configured to manage various functions with respect to the data stored or to be stored in 3D memory device 604 including, but not limited to bad-block management, garbage collection, logical-to-physical address conversion, wear leveling, etc. In some implementations, memory controller 606 is further configured to process error correction codes (ECCs) with respect to the data read from or written to 3D memory device 604. Any other suitable functions may be performed by memory controller 606 as well, for example, formatting 3D memory device 604. Memory controller 606 can communicate with an external device (e.g., host 608) according to a particular communication protocol. For example, memory controller 606 may communicate with the external device through at least one of various interface protocols, such as a USB protocol, an MMC protocol, a periphery component interconnection (PCI) protocol, a PCI-express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a serial-ATA protocol, a parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, an integrated drive electronics (IDE) protocol, a Firewire protocol, etc.
Memory controller 606 and one or more 3D memory devices 604 can be integrated into various types of storage devices, for example, be included in the same package, such as a universal Flash storage (UFS) package or an eMMC package. That is, memory system 602 can be implemented and packaged into different types of end electronic products. In one example as shown in
Referring to
Referring to
In some implementations, first substrate 910 (also referred as an “initial semiconductor layer”) can be any suitable semiconductor substrate having any suitable structure, such as a monocrystalline single-layer substrate, a polycrystalline silicon (polysilicon) single-layer substrate, a polysilicon and metal multi-layer substrate, etc. In some implementations, as illustrated in
In some implementations, insulating layer 928 can include any suitable insulating material and/or dielectric material, such as silicon oxide, etc. In some implementations as shown in
Referring back to
As illustrated in
In some implementations, sacrificial stack 930 including first stop layer 931, sacrificial semiconductor layer 933, second stop layer 935, and barrier layer 937 can be sequentially formed above first periphery circuit 920 and first substrate 910 by using one or more thin film deposition processes including, but not limited to, Chemical Vapor Deposition (CVD), Physical Vapor Deposition (PVD), Atomic Layer Deposition (ALD), or any combination thereof. It is understood that in some examples, pad oxide layers (e.g., silicon oxide layers, not shown) may be formed between first stop layer 931, sacrificial semiconductor layer 933, second stop layer 935, and barrier layer 937 to relax the stress between different layers and avoid peeling.
As illustrated in
As illustrated in
As illustrated in
Referring back to
As illustrated in
A staircase insulating layer 948 can be formed to cover the staircase structure 949. In some implementations, a deposition process can be performed to form the staircase insulating layer 948. In some implementations, a filling insulating structure 947 can be formed to cover staircase structure 949, periphery circuit 920, turning structure 945, and dielectric stack structure 940. A CMP process can be performed to planarize the top surface of the filling insulating structure 947.
A plurality of channel structures 950 each extending through and beyond the dielectric stack structure 940 and the filling insulating structure 947 can be formed in core region 911. Each channel structure 950 can include functional layer 956 and semiconductor channel 957. In some implementations, functional layer 956 is a composite dielectric layer including a blocking layer 951, a storage layer 953, and a tunneling layer 955.
To form the channel structure 950, a channel hole extending through dielectric stack structure 940, filling insulating structure 947, and partial sacrificial stack 930 is formed. In some implementations, a plurality of channel holes are formed, such that each channel hole becomes the location for growing an individual channel structure 950 in the subsequent process. In some implementations, fabrication processes for forming the channel holes of channel structures 950 include wet etching and/or dry etching.
As illustrated in
In some implementations, a capping structure 958 is formed in the channel hole to fully or partially fill the channel hole (e.g., without or with an air gap). The capping structure 958 can be formed by depositing a dielectric material, such as silicon oxide, using one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. In some implementations, a channel plug (not shown) can then be formed in the top portion of the channel hole for connecting semiconductor channel 957 of each channel structure 950.
As illustrated in
Referring back to
As shown in the cross-sectional view of core region 911 in Y-Z plane in
A gate replacement then can be performed through the one or more slits 960 to replace stack sacrificial layers 942 in dielectric stack structure 940 by multiple gate structures 979. After the gate replacement, dielectric stack structure 940 can become a memory stack 970, as shown in
As illustrated in
In some implementations, stack sacrificial layers 942 include silicon nitride, and the etchant of the isotropic dry etch includes one or more of CF4, CHF3, C4F8, C4F6, and CH2F2. The radio frequency (RF) power of the isotropic dry etch can be lower than about 100 W, and the bias can be lower than about 10 V. In some implementations, stack sacrificial layers 942 include silicon nitride, and the etchant of the wet etch includes phosphoric acid. After stack sacrificial layers 942 are removed, the multiple slits 960 and multiple horizontal trenches can be cleaned by using any suitable cleaning process. For example, a phosphoric acid rinsing process can be performed to remove the impurities on the inner wall of the horizontal trenches. In some implementations, a rinsing temperature can be in a range from about 100° C. to about 200° C., and a rinsing time can be in a range from about 10 minutes to about 100 minutes.
In some implementations, stack gate structures 979 can be formed in horizontal trenches 962, as shown in
In some implementations, insulating film 971 and 973 can be formed to cover the exposed surfaces of the horizontal trenches with one or more suitable insulating materials. For example, one or more suitable deposition processes, such as CVD, PVD, and/or ALD, can be utilized to deposit the one or more insulating materials into the horizontal trenches. In some implementations, a recess etching process and/or a CMP process can be used to remove excessive insulating material(s). The one or more insulating materials can include any suitable materials that provide an electrical insulating function. In some implementations, gate dielectric layer 971, such as a high-k dielectric layer, is formed along the sidewall and at the bottom of slit 960 as well.
In some implementations, gate electrodes 975 can be formed in horizontal trenches 962 respectively. Gate electrodes 975 can be formed by filling the horizontal trenches 962 with a suitable gate electrode metal material. Gate electrodes 975 can provide the base material for the word lines. The gate electrode metal material can include any suitable conductive material, e.g., tungsten, aluminum, copper, cobalt, or any combination thereof, for forming the word lines. The gate electrode material can be deposited into horizontal trenches using a suitable deposition method such as CVD, PVD, plasma-enhanced CVD (PECVD), sputtering, metal-organic chemical vapor deposition (MOCVD), and/or ALD.
In some implementations, portions of stack gate structures 979 can be removed by a recess etching process. In some implementations, in order to ensure the insulation between multiple gate electrodes 975, a recess etching process, such as a wet etching process, can be performed to remove the exposed portions of the multiple gate structures 979. In doing so, a recess can be formed in each horizontal trench 962 adjacent to the sidewalls of slit 960. Memory stack 970 including interleaved stack gate structures 979 and stack dielectric layers 944 is thereby formed, replacing dielectric stack structure 940 (shown in
In some implementations, as shown in
Referring back to
In some implementations, a plurality of channel structure contacts 981 and word line contacts 983 can be formed in core region 911, and a plurality of periphery contacts 985 can be formed in periphery region 915. In some implementations, an end (e.g., the upper end) of each channel structure contact 981, word line contact 983, and periphery contact 985 can be flush with one another, e.g., on the top surface of the filling insulating structure 947 in which channel structure contacts 981, word line contacts 983, and periphery contacts 985 are formed. Another end (e.g., the lower end) of each channel structure contact 981, word line contact 983, and periphery contact 985 can be in contact with the respective array wafer structure. For example, the lower end of each channel structure contacts 981 can be in contact with corresponding capping structure of semiconductor channel 957 in channel structure 950, the lower end of each word line contacts 983 can be in contact with corresponding gate electrode 975 (word line) in one level of staircase structure 949, and the lower end of each periphery contact 985 can be in contact with corresponding periphery circuit contact (e.g., source contact, drain contact, gate contact, etc.).
It is understood that, a fabricating process for forming the plurality of channel structure contacts 981, word line contacts 983, and periphery contacts 985 can include multiple processes, for example, photolithography, etching, thin film deposition, and CMP. For example, the plurality of channel structure contacts 981, word line contacts 983, and periphery contacts 985 can be formed through the filling insulating structure 947 by first deep etching vertical openings (e.g., by wet etching and/or dry etching), followed by filling the vertical openings with conductor materials using ALD, CVD, PVD, any other suitable processes, or any combination thereof. The conductor materials used for filling the vertical openings can include, but are not limited to, W, Co, Cu, Al, polysilicon, silicides, or any combination thereof. In some implementations, other conductor materials are also used to fill the openings to function as a barrier layer, an adhesion layer, and/or a seed layer.
In some implementations, the plurality of channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or the one or more ACS contacts (not shown), can be simultaneously formed in the same contact forming process. In some implementations, each process in the contact forming process needs to be performed only once for all of the channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or one or more ACS contacts. For example, a single lithography process can be performed to pattern the masks for all the openings of channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or one or more ACS contacts; a single etching process can be performed to etch all the openings of channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or one or more ACS contacts; a single deposition process can be performed to fill all the openings of channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or one or more ACS contacts with the same conductor materials.
As shown in
A plurality of first interconnect contacts 989 can be formed through filling insulating structure 947 by first etching vertical openings (e.g., by wet etching and/or dry etching), followed by filling the openings with conductor materials using ALD, CVD, PVD, any other suitable processes, or any combination thereof. The conductor materials used to form first interconnect contacts 989 can include, but are not limited to, W, Co, Cu, Al, polysilicon, silicides, or any combination thereof. In some implementations, other conductor materials are used to fill the openings to function as a barrier layer, an adhesion layer, and/or a seed layer. In some implementations, each first interconnect contact 989 can include multiple sub-contacts formed in the multiple sub-layers. For example, the multiple sub-contacts can include one or more contacts, single-layer/multi-layer vias, conductive lines, plugs, pads, and/or any other suitable conductive structures that are made by conductive materials including, but not limited to, W, Co, Cu, Al, doped silicon, silicides, or any combination thereof, and can be formed in multiple contact forming processes. For example, fabrication processes to form the multiple sub-contacts can include forming one or more conductive layers and one or more contact layers in the corresponding sub-layers of filling insulating structure 947. The conductive layers and the conductor contact layers can be formed by any suitable known back-end-of-line (BEOL) methods. In some implementations, all first interconnect contacts 989 can be simultaneously formed in the same contact forming processes. In some implementations, first interconnect contacts 989 can be used for connecting channel structure contacts 981, word line contacts 983, periphery contacts 985, and/or one or more ACS contacts in subsequent processes.
Referring to
In some implementations, second substrate 1010 can be any suitable semiconductor substrate having any suitable structure, such as a monocrystalline single-layer substrate, a polycrystalline silicon (polysilicon) single-layer substrate, a polysilicon and metal multi-layer substrate, etc.
In some implementations, as illustrated in
In some implementations, insulating layer 1050 can include any suitable insulating material and/or dielectric material, such as silicon oxide, etc. In some implementations as shown in
A plurality of second interconnect contacts 1040 can be formed through insulating layer 1050 by first etching vertical openings (e.g., by wet etching and/or dry etching), followed by filling the openings with conductor materials using ALD, CVD, PVD, any other suitable processes, or any combination thereof. The conductor materials used to form second interconnect contacts 1040 can include, but are not limited to, W, Co, Cu, Al, polysilicon, silicides, or any combination thereof. In some implementations, other conductor materials are used to fill the openings to function as a barrier layer, an adhesion layer, and/or a seed layer. In some implementations, each second interconnect contact 1040 can include multiple sub-contacts formed in the multiple sub-layers. For example, the multiple sub-contacts can include one or more contacts, single-layer/multi-layer vias, conductive lines, plugs, pads, and/or any other suitable conductive structures that are made by conductive materials including, but not limited to, W, Co, Cu, Al, doped silicon, silicides, or any combination thereof, and can be formed in multiple contact forming processes. For example, fabrication processes to form the multiple sub-contacts can include forming one or more conductive layers and one or more contact layers in the corresponding sub-layers of insulating layer 1050. The conductive layers and the conductor contact layers can be formed by any suitable known back-end-of-line (BEOL) methods. In some implementations, all second interconnect contacts 1040 can be simultaneously formed in the same contact forming processes. In some implementations, second interconnect contacts 1040 can be used for connecting transistors 1022 in subsequent processes.
Referring back to
The bonding can include hybrid bonding. As illustrated in
Referring back to
As shown in
In some implementations, after removing the portions of first substrate 910 in core region 911 and spacer region 913, portions of sacrificial stack 930 in core region 911 can be removed to expose portions of channel structures 950. The process can include the following steps.
As shown in
As shown in
As shown in
As shown in
Referring back to
As shown in
As shown in
In some implementations, an activation process can then be performed to convert the amorphous silicon material to polycrystalline silicon material. It is noted that, the activation process can be performed in one or more predetermined regions of supplemental semiconductor layer 1200 to locally activate the amorphous silicon material. In some implementations, the activation process may include a local thermal treatment, such as a laser anneal process. In some implementations, the temperature of the local thermal treatment may range from 1300 degrees Celsius to 1700 degrees Celsius. In some implementations, the laser anneal process includes a plurality of laser pulses in a laser beam, each having a pulse time of 100 ns (i.e., nanoseconds) to 300 ns.
The local thermal treatment may be confined in a desired controlled area, and would not affect other thermal-sensitive structures, such as the doped regions of first substrate 910 (e.g., wells, sources, and drains of transistors 922) in periphery region 915, thereby avoiding diffusion of implanted ions in such thermal-sensitive regions. In some implementations, the activation process may not be applied to portions of supplemental semiconductor layer 1200 corresponding to the staircase region. The doped polysilicon layer can extend at least in core region 911 and in contact with doped region semiconductor channel 1057 of each channel structure 950. Although not shown in
Referring back to
As shown in
Pad dielectric layer 1320 can include one or more layers of dielectric materials such as silicon oxide, silicon nitride, silicon oxynitride, or any combination thereof, and can be formed by one or more thin film deposition processes, such as ALD, CVD, PVD, any other suitable processes, or any combination thereof. In some implementations, pad dielectric layer 1320 can be formed in core region 911, spacer region 913, and periphery region 915 to cover supplemental semiconductor layer 1200. Each pad structure 1310 can be formed in pad dielectric layer 1320, and include one or more contacts, single-layer/multi-layer vias, conductive lines, plugs, pads, and/or any other suitable conductive structures that are made by conductive materials including, but not limited to, W, Co, Cu, Al, doped silicon, silicides, or any combination thereof. The upper end of each pad structure 1310 can be flush with one another at the top surface of pad dielectric layer 1320, and the lower end of each pad structure 1310 can be in contact with corresponding contacts and/or supplemental semiconductor layer 1200.
It is understood that, a contact process for forming the multiple pad structures 1310 can include multiple processes, for example, photolithography, etching, thin film deposition, and CMP. In some implementations, a hard mask layer can be formed on the pad dielectric layer 1320, and multiple vertical through openings can be formed in the pad dielectric layer 1320 by a wet etching and/or dry etching by using the hard mask layer. A followed deposition process can form the multiple pad structures 1310 by filling the multiple vertical through openings with conductor materials using ALD, CVD, PVD, any other suitable processes, or any combination thereof. The conductor materials used for filling the multiple vertical through openings can include, but are not limited to, W, Co, Cu, Al, polysilicon, silicides, or any combination thereof.
Wiring layer 1330 can be a patterned conductive layer formed on pad structures 1310 and pad dielectric layer 1320 in core region 911, as shown in
The foregoing description of the specific implementations can be readily modified and/or adapted for various applications. Therefore, such adaptations and modifications are intended to be within the meaning and range of equivalents of the disclosed implementations, based on the teaching and guidance presented herein.
The breadth and scope of the present disclosure should not be limited by any of the above-described exemplary implementations, but should be defined only in accordance with the following claims and their equivalents.
This application is a continuation of Internal Application No. PCT/CN2022/133784, filed Nov. 23, 2022, entitled “THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF,” which is incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2022/133784 | Nov 2022 | US |
Child | 18078906 | US |