The present disclosure generally relates to the field of semiconductor fabrication technology and, more particularly, relates to a transistor manufacturing method and a gate-all-around (GAA) device structure.
The channel of a metal-oxide-semiconductor (MOS) transistor can have a high breakdown voltage and a high resistive current (Ids). When the channel length is increased, the breakdown voltage can be increased, but the Ids current will be reduced. In order to overcome this contradiction, in existing technology, the upper gate dielectric layer and the upper gate electrode are first formed on the upper surface of the channel region, and then the back gate dielectric layer and the back gate electrode are formed on the lower surface of the channel region. This structure is called a dual-gate electrode structure, which requires two gate dielectric layers to be grown, and the manufacturing process is complicated, resulting in lower productivity, thereby not conducive to mass production of devices.
Therefore, there is a need to provide a semiconductor structure based on a silicon-on-insulator (SOI) substrate and gate-all-around (GAA) device structure, and a manufacturing method thereof that is simplified and convenient for mass production.
One aspect of the present disclosure provides a method for forming a transistor. The method includes providing a base substrate, the base substrate including a lower substrate, an insulating layer, and an upper substrate. The insulating layer is disposed between the lower substrate and the upper substrate. The method further includes forming a source region and a drain region in the upper substrate, and a channel region between the source region and the drain region. In a plane parallel to the surface of the upper substrate, the direction from the source region to the drain region is a first direction, and the direction perpendicular to the first direction is a second direction. The method also includes forming, on both sides of the channel region along the second direction, holes penetrating the upper substrate along a third direction perpendicular to the first direction and the second direction; forming a cavity by removing, from the holes, a portion of the insulating layer under both of the holes and the channel region; and forming a gate structure to cover the upper surface of the channel region and the sidewall surfaces of the holes and the cavity close to the channel region. The cavity is connected to both holes, and the gate structure includes a gate dielectric layer and a gate electrode on the gate dielectric layer.
Another aspect of the present disclosure provides a gate-all-around (GAA) device structure, the GAA device structure includes a base substrate, including a lower substrate, an insulating layer, and an upper substrate. The insulating layer is disposed between the lower substrate and the upper substrate. The GAA device structure further includes a source region and a drain region formed in the upper substrate, and a channel region formed between the source region and the drain region. Holes are formed on both sides of the channel region and penetrating the upper substrate. A cavity, connected to both of the holes, is formed under the channel region. The GAA device structure also includes a gate structure formed on an upper surface of the channel region and sidewall surfaces of the holes and the cavity close to the channel region.
Other aspects of the present disclosure can be understood by those skilled in the art in light of the description, the claims, and the drawings of the present disclosure.
Through more detailed descriptions of various exemplary embodiments of the present disclosure with reference to the accompanying drawings, the above and other objectives, features, and advantages of the present disclosure will become more apparent. In the exemplary embodiments of the present disclosure, the same reference numerals generally represent the same components.
The present disclosure will be described in more detail below with reference to the accompanying drawings. Although some embodiments of the present disclosure are shown in the drawings, it should be understood that the present disclosure can be implemented in various forms and should not be limited by the embodiments set forth herein. On the contrary, these embodiments are provided to make the present disclosure more thorough and complete, and to fully convey the scope of the present disclosure to those skilled in the art.
As shown in
In step 1, as shown in
For example, the base substrate may be a silicon-on-insulator (SOI) substrate. The formation method of the SOI substrate may include: in a first step, performing thermal oxidation on the upper surface of the lower substrate 101 at a room-temperature environment to form a silicon oxide insulating layer, and injecting a certain dose of hydrogen ions into the insulating layer 102; in a second step, bonding the lower substrate 101 and the upper substrate 103 under normal temperature conditions; in a third step, performing low-temperature annealing to make that the injected hydrogen ions form bubbles and strip off a portion of upper substrate 103 above the insulating layer 102, and then performing high-temperature annealing to enhance the bonding strength between the unstripped upper substrate 103 and the lower substrate 101; and in a fourth step, planarizing the surface of the unstripped upper substrate 103.
A stress initiation region may be formed in the lower substrate 101 under the insulating layer 102 through the method of ion implantation, annealing, and stripping. The stress initiation region may provide favorable stress for the channel region 201 of the semiconductor device manufactured in the upper substrate 103, and may be conducive to improving the performance of the semiconductor device. The stress initiation region may be formed in the lower substrate 101 and extend into the upper substrate 103. The upper plane of the stress initiation region may not be higher than the lower plane of the insulating layer 102.
As an example, referring to
As an example, the material of the insulating layer 102 may be crystalline or amorphous oxide, nitride, or any combination thereof. In one embodiment, silicon oxide (SiO2) is selected.
As an example, the material of the upper substrate 103 and the lower substrate 101 may be single-crystalline silicon, germanium (Ge), or III-V group compound (such as SiC, gallium arsenide, indium arsenide, indium phosphide, etc.).
As indicated by the directions of the arrows shown in
For example, the source region 302, the drain region 303, and the channel region 304 may be formed by a method including photolithography, ion implantation, diffusion, and/or other suitable processes.
In one embodiment, a photoresist pattern may be formed in the source region, the drain region, and the channel region by a photolithography process to cover and define the corresponding source region. The photoresist pattern may be used as an etching mask to etch the exposed portion of the silicon layer, and then the used photoresist pattern may be removed. Further, P-type or N-type dopants or impurities may be injected into the source region and the drain region of the upper substrate 103. Then, a laser annealing, flash annealing, or other process may be used to activate the dopants in the source/drain extension region. A variety of processing methods in existing technology may be adopted for forming the source region, the drain region, and the channel region.
In step 3, as indicated by the directions of the arrows shown in
In one embodiment, the method of forming the holes 201 may include: forming a patterned mask layer 105 on the surface of the base substrate to define the position of each hole 201; and etching the base substrate using the patterned mask layer 105 as a mask to form the holes 201.
Referring to
In one embodiment, referring to
In one embodiment, the insulating layer 102 may be made of silicon oxide.
In one embodiment, the etching process may be a wet etching process or a dry etching process.
As an example, continuing the reference to
In step 4, referring to
Continuing the reference to
In one embodiment, the gate dielectric layer 203 may include an oxide layer.
In one embodiment, through thermal oxidation or atomic layer deposition (ALD), an oxide layer may be formed as the gate dielectric layer 203.
As an example, referring to
In one embodiment, as shown in
In one embodiment, as shown in
In one embodiment, a metal gate electrode may be deposited on the side surface of the hole 201 and the side surface of the cavity 202 through ALD. The metal gate electrode may not need to be doped in-situ to form a gate electrode contact region.
In one embodiment, the thickness of the polycrystalline silicon layer may be in a range of approximately 2.5 kÅA to 3 kÅ.
In step 5, the method may further include when the material of the gate electrode is polycrystalline silicon, the gate electrode layer 205 may be doped in-situ to form a gate electrode contact region.
For example, referring to
In one embodiment, referring to
In step 6, the method may also include metalizing the top surface of the gate electrode 305 to form a metal silicide.
For example, the metal silicide may be generated through metallization reaction in the gate electrode contact region to reduce the resistance of the device.
The metallization reaction may first use a method such as physical sputtering to deposit a metal on the wafer, and then through a first annealing process at a lower temperature (600° C. to 700° C.) and then a second annealing process at a higher temperature (800° C. to 900° C.), make the metal (Cu, Ti, Co, NiPt, etc.) react with the directly contacted active region and the silicon of the polycrystalline-silicon gate electrode to form a metal silicide and thus reduce the contact resistance of the gate electrode.
In step 7, referring to
For example, a physical vapor deposition (PVD) or chemical vapor deposition (CVD) method may be adopted to deposit the insulating material 204 such as silicon oxide, silicon nitride, etc.
In step 9, referring to
In one embodiment, referring to
Referring to
A source region 302 and a drain region 303 formed in an upper substrate 103 of a base substrate 301, and a channel region 304 formed between the source region 302 and the drain region 303; a hole 201 formed on each side of the channel region 304 and penetrating the upper substrate 103; a cavity 202 formed under the channel region 304, both holes 201 connected with the cavity 202; a gate structure formed on the upper surface of the channel region 304 and the sidewall surfaces of the holes 201 and the cavity 202 that are close to the channel region 304.
In one embodiment, the gate structure may include a gate dielectric layer 203 and a gate electrode 305 covering the gate dielectric layer 203. The gate electrode 305 may be made of polycrystalline silicon.
In one embodiment, the GAA device structure may further include a metal silicide formed on the top surface of the gate electrode 305.
In one embodiment, the hole may be filled with an insulating material.
Through the GAA structure, the channel-control ability of the gate electrode may be improved, and the breakdown voltage may be increased. At the same time, the current Ids may be increased, and the growth process of the gate insulating layer of the MOS transistor may be simplified, which is convenient for mass production.
Compared with existing GAA device structure and transistor manufacturing method, the disclosed GAA device structure and transistor manufacturing method may demonstrate the following exemplary advantages.
According to the disclosed GAA device structure and transistor manufacturing method, holes are formed on both sides of the channel region of the SOI silicon top layer, and a cavity connecting with the holes is formed below the channel region. A GAA structure is formed on the upper and the lower surfaces and both sides of the channel region. Through the GAA structure, the ability of the gate in controlling the channel is increased, the breakdown voltage is improved, and at the same time, the current Ids is increased. As such, the growth process of the gate insulating layer of MOS transistors is simplified, which facilitates mass production.
The embodiments of the present disclosure have been described above, the above description is exemplary, not exhaustive, and is not limited to the disclosed embodiments. Various modifications and changes, without departing from the scope and spirit of the described embodiments, are obvious to those of ordinary skill in the art.
Number | Date | Country | Kind |
---|---|---|---|
201811602315.8 | Dec 2018 | CN | national |
This application is a continuation application of PCT patent application No. PCT/CN2019/117797, filed on Nov. 13, 2019, which claims the priority of Chinese patent application No. 201811602315.8, filed on Dec. 26, 2018, the entire content of which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2019/117797 | Nov 2019 | US |
Child | 17210917 | US |