The present invention generally relates to semiconductor technology, and more particularly to a method for manufacturing a transistor and a semiconductor device.
As the CMOS device decreases continuously in size, especially in the generation of 32 nm or less, the thickness of the gate dielectric also decreases accordingly, so that the gate current leakage increases rapidly. The gate depletion layer may occur in the poly-Si gate structure used in the conventional CMOS device, so that the effective thickness of the gate oxide layer increases, which reduces the conduction current of the transistor. Besides, as the CMOS device decreases continuously in size, the size of the source/drain contact holes also decreases continuously, and the aspect ratio of the source/drain contact holes increases continuously. As a result, it is more and more difficult to fill the conventional source/drain contact holes with a metal W layer. In addition, the resistance of the source/drain contact holes also increases with decrease in size.
In the prior art, the skilled person in the art tried to alleviate one of the existing problems by the Gate Last process. For example, a high k/metal gate structure is realized by the Gate Last process. Namely, first a poly-silicon dummy gate is formed. After forming the source/drain regions and their metal silicide contacts, the poly-silicon dummy gate in the gate structure is removed. Furthermore, a metal gate material is deposited. The metal gate is generally composed of a work function metal layer and the filled metal layer. However, the problem lies in that as the gate deceases in size, it is more and more difficult to perform the filling process on the premise of a low resistance of the gate filling metal.
To this end, there is an urgent need in the art for improvements in the transistor technology.
In view of this, the present invention provides a transistor, a semiconductor device and methods for manufacturing the same, which can solve or at least alleviate at least some of the defects in the prior art.
According to the first aspect of the present invention, it is provided a method for manufacturing a transistor, which may comprise:
defining an active area on a semiconductor substrate, forming a dummy gate stack on the active area, primary spacers surrounding said dummy gate stack, and an insulating layer surrounding said primary spacers, and forming source/drain regions embedded in said active area;
removing the dummy gate in said dummy gate stack to form a first recessed portion surrounded by the primary spacers;
filling Cu simultaneously in said first recessed portion and in the source/drain contact holes penetrating said insulating layer to form a gate and source/drain contacts.
In an embodiment of the present invention, after the step of defining the active area on the semiconductor substrate, forming the dummy gate stack on the active area and the primary spacers surrounding said dummy gate stack, and before the step of forming the insulating layer surrounding said primary spacers, further comprises:
forming metal silicide in said source/drain regions.
In another embodiment of the present invention, the step of filling Cu simultaneously in said first recessed portion and in the source/drain contact holes penetrating said insulating layer to form a gate and source/drain contacts comprises:
depositing a gate work function metal layer on the surface of said first recessed portion to form a second recessed portion.
In another embodiment of the present invention, the method may further comprise:
forming two third recessed portions penetrating said insulating layer at positions corresponding to said source/drain regions.
In yet another embodiment of the present invention, the method may further comprise:
depositing a metal barrier layer on the surface of said second recessed portion and said two third recessed portions to form a fourth recessed portion and two fifth recessed portions, respectively.
In another embodiment of the present invention, the method may further comprise:
depositing Cu on the surface of said fourth recessed portion and two fifth recessed portions, so that Cu fills said fourth recessed portion and two fifth recessed portions simultaneously.
In another embodiment of the present invention, the method may further comprise:
planarizing the filled Cu to expose the insulating layer, thus forming a Cu gate and Cu source/drain contacts.
In yet another embodiment of the present invention, said step of forming a dummy gate stack over the active area may comprise:
forming a gate dielectric layer on the active area;
forming a dummy gate on said gate dielectric layer.
Preferably, said semiconductor substrate is Si substrate, said metal silicide is Ni silicide or NiPt silicide.
Preferably, said step of removing said dummy gate comprises completely removing said dummy gate.
According to the second aspect of the present invention, it is provided a method for 10 manufacturing a semiconductor device, which comprises the steps of the method for manufacturing a transistor as described above.
According to the third aspect of the present invention, it is provided a transistor, which may comprise:
an active area over a semiconductor substrate; a gate stack over the active area, primary spacers surrounding said gate stack, and an insulating layer surrounding said primary spacers; and source/drain regions embedded in said active area, and
both the gate in said gate stack and the source/drain contacts penetrating said insulating layer comprise Cu.
In an embodiment of the present invention, the method may further comprise metal silicide in the surface of the source/drain regions.
In another embodiment of the present invention, said gate stack may further comprise a gate dielectric layer over the active area and a gate over said gate dielectric layer.
In another embodiment of the present invention, said gate stack may further comprise a gate work function metal layer over said gate dielectric layer.
In yet another embodiment of the present invention, said gate stack may further comprise a metal barrier layer over said gate work function metal layer.
In another embodiment of the present invention, said gate stack may further comprise a Cu gate over said metal barrier layer.
In another embodiment of the present invention, the transistor of the present invention may further comprise a metal barrier layer between said source/drain contacts and said metal silicide.
In yet another embodiment of the present invention, said source/drain contacts may comprise Cu filled on the surface of said metal barrier layer.
Preferably, said semiconductor substrate is Si substrate, said metal silicide is Ni silicide or NiPt silicide.
According to the fourth aspect of the present invention, it is provided a semiconductor device, which comprises the transistor as described above.
By virtue of the novel design regarding a transistor in the present invention, the metal Cu, which has a low resistivity and excellent plating process for better filling, is used to replace metal W and other metals for filling the gate, and simultaneously acts as a metal material for filling the gate and source/drain contact holes. In this way, it realized to fill the gate and source/drain contact holes simultaneously with metal Cu in the “Gate Last” (also referred to as “dummy gate” in the remaining document) structure, thus decreasing the gate serial resistance and the source/drain contact holes resistance in the Gate Last process. Besides, the effect of metal filling is improved in small scale, and the process complexity and difficulty is efficiently decreased.
The above and other features of the present invention will be more apparent from the embodiments shown in the accompanying drawings, in which:
Firstly, it should be noted that terms regarding position and orientation in the present invention, such as “above”, “below”, etc, refers to the direction as viewed from the front of the paper in which the drawings are located. Therefore, the terms “above”, “below”, etc regarding position and orientation in the present invention only indicate the relative positional relationship in the case as shown in the drawings. They are presented only for purpose of illustration, but not intend to restrict the scope of the present invention.
Hereinafter, the method for manufacturing the transistor of the present invention and the resulting respective transistor structures will be described in detail with reference to
As shown in
After the active area is defined on the semiconductor substrate 1, first of all, the dummy gate stack is formed. The dummy gate stack shown in
Then, after forming the dummy gate stack, primary spacers 20 are formed surrounding the dummy gate stack. SiN, SiO2, SiON or the like can be used as the material for the primary spacers 20. The skilled person in the art, based on the knowledge they have, would have no difficulty in realizing the depositing process and parameters for forming the primary spacers 20.
Preferably, after the step of defining the active area on the semiconductor substrate 1, and forming the dummy gate stack on the active area and the primary spacers 20 surrounding the dummy gate stack, and before the step of forming the insulating layer surrounding the primary spacers 20, the method further comprises: forming a metal silicide 3 in the source/drain regions 2. After the primary spacers 20 surrounding the gate stack is formed on the active area, an alloy of a metal for example Ni (e.g. NiPt) or Ni is deposited on the active area closely surrounding the primary spacers 20, or preferably, for convenience of depositing, on the surface of the whole primary spacers 20 and the active area. Then, with an annealing process, Ni diffuses into the active area and reacts with Si in the semiconductor substrate 1, thus forming Ni silicide. Then, Ni or Ni alloy which has not reacted is removed, so that Ni silicide can enable the low resistance connection between the source/drain contacts formed later and the corresponding source/drain regions. Of course, in an alternative embodiment of the present invention, the source/drain regions 2 may also be formed by doping, implanting or the like, after forming the dummy gate stack and before forming the primary spacers 20. In another embodiment of the present invention, the source/drain regions 2 may also be formed by doping, implanting or the like, after forming the insulating layer surrounding the primary spacers 20.
Then, an insulating layer surrounding the primary spacers 20 is formed on the active area. In the embodiment where metal silicide 3 (e.g. Ni silicide) has already been formed in the active area, an insulating layer surrounding the primary spacers 20 is formed on the Ni silicide. The insulating layer shown in
Alternatively, as mentioned above, in the embodiment where source/drain regions 2 are formed by doping, implanting, or the like after forming the insulating layer, the source/drain regions 2 are formed by doping or implanting the desired ions, with the first insulating layer 4 and the second insulating layer 5 being used as a mask. The skilled person in the art, based on the knowledge they have, would have no difficulty in determining the process parameters like types of ion, dose, and time of the doping or implanting, which is not repeated herein for simplicity.
Then, as shown in step S102, the dummy gate 6 in the dummy gate stack is removed to form the first recessed portion 8 surrounded by the primary spacers 20, as shown in
Then, continuing to step S103, Cu is filled simultaneously in the first recessed portion 8 and the source/drain contact holes penetrating the insulating layer to form a gate and source/drain contacts. Optionally, step S103 may further comprise: depositing on the surface of the first recessed portion 8 a gate work function metal layer 10 to form a second recessed portion 11. For convenience in manufacturing, preferably, as shown in
Optionally, step S103 may further comprise: forming two third recessed portions 13 penetrating the insulating layer at positions corresponding to the source/drain regions 2. In this regard, reference can be made to
After etching the source/drain contact holes, the metal silicide 3 for contact is exposed.
Optionally, step S103 may further comprise: depositing a metal barrier layer 14 on the surface of the second recessed portion 11 and two third recessed portions 13, to form a fourth recessed portion 16 and two fifth recessed portions 15, respectively. Preferably, for convenience in manufacturing, a metal barrier layer 14 is deposited on the whole surface of the substrate shown in
Number | Date | Country | Kind |
---|---|---|---|
201110192592.8 | Jul 2011 | CN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CN2011/001315 | 8/9/2011 | WO | 00 | 5/15/2012 |