The invention pertains to methods of forming semiconductor constructions such as memory circuitry, and more particularly, to forming memory cells, DRAMs, and transistors.
As integrated circuitry continues to shrink in size, efforts are ongoing to find novel methods of forming integrated circuitry structures and related integrated circuitry which improve upon those methods currently utilized and the resultant structures formed thereby. One type of integrated circuitry is memory circuitry and arrays. Such circuitry has been and continues to be the focus of intense efforts to reduce the size of the circuitry, increase the speed with which such circuitry operates, and maintain or increase the ability of such circuitry to perform its memory function. The industry designers continually search for ways to reduce the size of memory circuitry without sacrificing array performance.
One such way is by improving on the design of transistor structures which are incorporated into memory circuitry. Transistor structures or devices have numerous applications for semiconductor circuitry. For instance, transistor structures can be incorporated into memory circuitry (such as, for example, dynamic random access memory (DRAM)) and logic circuitry. DRAM circuitry usually includes an array of memory cells interconnected by rows and columns, which are known as word lines and digit lines (or bit lines), respectively. A typical DRAM memory cell comprises a transistor structure connected with a charge storage device or data storage element (such as, for example, a capacitor device).
Typical transistor structures comprise a channel region between a pair of source/drain regions, and a gate configured to electrically connect the source/drain regions to one another through the channel region. The transistor constructions utilized in semiconductor constructions will be supported by a semiconductor substrate. The semiconductor substrate will have a primary surface which can be considered to define a horizontal direction or horizontal surface. Transistor devices can be divided amongst two broad categories based upon the orientations of the channel regions relative to the primary surface of the semiconductor substrate. Specifically, transistor structures which have channel regions that are primarily parallel to the primary surface of the substrate are referred to as planar transistor structures, and those having channel regions which are generally perpendicular to the primary surface of the substrate are referred to as vertical transistor structures. Since current flow between the source and drain regions of a transistor device occurs through the channel region, planar transistor devices can be distinguished from vertical transistor devices based upon the direction of current flow as well as on the general orientation of the channel region. Specifically, vertical transistor devices are devices in which the current flow between the source and drain regions of the devices is primarily substantially orthogonal to a primary surface of a semiconductor substrate, and planar transistor devices are devices in which the current flow between source and drain regions is primarily parallel to the primary surface of the semiconductor substrate.
There is a continuing interest in the development of methodologies by which vertical transistor devices can be incorporated into integrated circuitry applications due to, among other things, advantages in packing density that can be obtained utilizing vertical transistor devices relative to planar transistor devices. Difficulties are frequently encountered in attempting to produce the vast arrays of vertical transistor devices desired for semiconductor applications while maintaining suitable performance characteristics of the devices. For example, present methodologies for forming vertical transistor devices include forming or growing epitaxial silicon posts or pillars to extend upward from the primary or horizontal surface of the semiconductor substrate. The epitaxial silicon posts or pillars are used as the transistor channels in present designs of vertical transistor devices. However, this design creates several problems. For example, a high defect density has resulted with potential cell leakage issues. Additionally, the design promotes a floating body effect in the transistor channel which complicates and increases the difficulty of controlling the gate threshold voltage of the transistor. Accordingly, it is desired to develop new methods for fabricating vertical transistor devices that improve upon and/or at least diminish or alleviate these problems.
In one aspect, the invention encompasses a transistor device that includes a semiconductor substrate. The device also includes a gate formed to extend within the semiconductor substrate, a gate dielectric formed over the gate, a pair of source/drain regions formed on opposite sides of the gate, and a channel region formed within the semiconductor substrate.
In another aspect, the invention encompasses a transistor device that includes a semiconductor substrate that has an upper surface. A pair of source/drain regions are formed within the semiconductor substrate. A channel region is formed within the semiconductor substrate and extends generally perpendicularly relative to the upper surface of the semiconductor substrate. A gate is formed between the pair of the source/drain regions.
In still another aspect, the invention encompasses a semiconductor construction that includes a conductive post extending upward from an upper surface of a semiconductor substrate. A source/drain region is formed below the conductive post within the semiconductor substrate and is electrically coupled with the conductive post. A transistor channel extends below the source/drain and a gate is formed within the semiconductor substrate adjacent the transistor channel.
In yet another aspect, the invention encompasses a method of forming a semiconductor construction that includes providing a semiconductor substrate with an opening. An oxide film is formed over the semiconductor substrate within the opening. A conductive gate material is provided over the oxide film and fills the opening. A pair of diffusion regions is formed on opposite sides of the gate material within the semiconductor substrate and a channel region is defined to extend generally vertically within the semiconductor substrate.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
With respect to memory integrated circuitry, the area over a substrate required for each memory cell in a memory array partially determines the capacity of the device. This area is a function of the number of elements in each memory cell and the size of each of the elements. For conventional memory cells, the area is stated to be 8F2, where F represents a minimum feature size for photolithographically-defined features and the dimensions of the conventional cell area is 2F by 4F. These memory cell dimensions and areas are readily understood by referring to U.S. Patent Application Publication No. 2003/0234414 A1, published Dec. 25, 2003, the disclosure of which is incorporated herein by reference. U.S. Patent Application Publication No. 2003/0234414 A1 discloses state-of-the-art memory devices wherein the memory cells have cell areas on the order of 4F2. By review of the U.S. Patent Application Publication No. 2003/0234414 and comparing such disclosure to the disclosure of the present invention, it should be understood that, the present invention discloses memory circuitry that includes memory cell areas on the order of 4F2.
Now referring to
Still referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
An exemplary alternative process to forming epitaxial silicon posts 38 is to deposit a conductive material over substrate 12 wherein cylindrical openings 32 are filled with the conductive material. In this alternative process, conductive material extending outward of cylindrical openings 32 is removed by exemplary planar or blanket etching, preferably down to upper surfaces 47 of nitride rows 18. The conductive material is then recessed into the cylindrical openings 32 leaving the conductive material elevationally below upper surfaces 47 of nitride rows 18 with an exemplary elevational difference being about 1,000 to about 1,500 angstroms. An exemplary conductive material includes undoped or doped polysilicon wherein the undoped polysilicon would be doped at some stage of the processing.
Still referring to
It should be understood that exemplary posts 38 are generally annular or cylindrical in shape and may or may not have empty space between optionally formed nitride liners 36 and/or TEOS spacers 34. A nitride material 40 is provided over substrate 12 and in cylindrical openings 32 to fill any empty space between posts 38, nitride liners 36 and/or TEOS spacers 34 and provide nitride material 40 over posts 38 and SOG layer 30. Nitride material 40 is etched back to form upper surfaces 49 that are recessed elevationally below the upper surfaces 37 of SOG layer 30 and below the upper surfaces 47 of nitride runners 18 (nitride material 40 is shown as having incorporated optional nitride liners 36). Exemplary etches to recess nitride material 40 includes a planar or blanket reactive ion etch which recesses nitride material 40 to expose SOG layer 30 and TEOS spacers 34. An exemplary nitride material 40 is a sacrificial layer that serves as a barrier or hard mask 40 to protect epitaxial silicon posts 38 during subsequent processing, for example, removal of SOG layer 30 and TEOS spacers 34.
Referring to
Referring to
Still referring to
Still referring to
In one exemplary embodiment, silicon support structures 46 will serve or function as portions of channels for subsequently formed transistors. Accordingly, the length of silicon support structures 46, measured from the bottom portion of posts 38 to upper surface 48, will generally define a vertical length of a subsequently formed transistor channel 46. Moreover, since the transistor channel 46 extends in a generally vertical or perpendicular orientation relative the orientation of substrate 12, and alternatively stated, since the transistor channel 46 extends perpendicularly to the horizontal or primary upper surface of substrate 12 (upper surface portions 22 not shown but existing as the interface between posts 38 and substrate 12), the transistor channel 46 will define an exemplary vertical transistor design in exemplary embodiments. Additionally, exemplary vertical transistor designs will include vertical surrounding transistors or vertical-surrounding-gate transistors in exemplary embodiments. It should be understood that the length of transistor channel 46 (alternatively referred to as vertical channel 46) will depend on the selective etch processing step, for example, the length of time the selective etch is allowed to remove and etch down into silicon substrate 12 (i.e., the depth of the selective etch into substrate 12).
Referring to
Referring to
Referring to
An exemplary transistor 69 comprises a gate 54, a gate dielectric 52 and source/drain regions 41 and 59 (
Exemplary source/drain regions 41 comprise drain regions. Exemplary source/drain regions 59 comprise source regions. In one exemplary embodiment, a single source/drain region 59 will comprise an entirety of the source region for transistor 69. In another exemplary embodiment, a pair of source/drain regions 59 formed on opposite sides of gate 54 will comprise an entirety of the source region for transistor 69. In one embodiment, activation of transistor 69 establishes current flow 71 from source region 59 downward through silicon substrate 12 below and around a bottom end of gate 54 and back upward through the channel portion 46 and to drain region 41. During processing subsequent to
An exemplary capacitor 80 comprises a bottom cell plate or storage node 72, a capacitor dielectric 73 over storage node 72, and a top cell plate 74 over capacitor dielectric 73. Capacitor 80 is electrically coupled to transistor 69 by epitaxial silicon post 38 and polysilicon plug 102 with polysilicon plug 102 contacting and electrically coupled to storage node 72. Conductive plugs 61 (
Semiconductor construction 100 comprises intermediate structures between capacitors 80 and transistors 69. Nitride caps 106 are formed over digit line portions 104. Insulative spacers 110 are formed between digit lines 104 and nitride caps 106 on one side and polysilicon plugs 102 on the other side. A silicon dioxide layer 108 is formed over nitride caps 106.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This patent is a continuation application of U.S. patent application Ser. No. 10/932,150, which was filed Sep. 1, 2004; and which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4455740 | Iwai | Jun 1984 | A |
4835741 | Baglee | May 1989 | A |
4922460 | Furutani et al. | May 1990 | A |
4931409 | Nakajima et al. | Jun 1990 | A |
4937641 | Sunami et al. | Jun 1990 | A |
4979004 | Esquivel et al. | Dec 1990 | A |
5013680 | Lowrey et al. | May 1991 | A |
5014110 | Satoh | May 1991 | A |
5021355 | Dhong et al. | Jun 1991 | A |
5047117 | Roberts | Sep 1991 | A |
5107459 | Chu et al. | Apr 1992 | A |
5108938 | Solomon | Apr 1992 | A |
5122848 | Lee et al. | Jun 1992 | A |
5160491 | Mori | Nov 1992 | A |
5254218 | Roberts et al. | Oct 1993 | A |
5281548 | Prall | Jan 1994 | A |
5358879 | Brady et al. | Oct 1994 | A |
5371024 | Hieda et al. | Dec 1994 | A |
5376575 | Kim et al. | Dec 1994 | A |
5392237 | Iida | Feb 1995 | A |
5413949 | Hong | May 1995 | A |
5446299 | Acovic et al. | Aug 1995 | A |
5472893 | Iida | Dec 1995 | A |
5480838 | Mitsui | Jan 1996 | A |
5502320 | Yamada et al. | Mar 1996 | A |
5504357 | Kim et al. | Apr 1996 | A |
5512770 | Hong | Apr 1996 | A |
5514604 | Brown | May 1996 | A |
5573837 | Roberts et al. | Nov 1996 | A |
5574621 | Sakamoto et al. | Nov 1996 | A |
5612559 | Park et al. | Mar 1997 | A |
5619057 | Komatsu | Apr 1997 | A |
5693549 | Kim | Dec 1997 | A |
5714412 | Liang et al. | Feb 1998 | A |
5714786 | Gonzalez et al. | Feb 1998 | A |
5724032 | Alavi et al. | Mar 1998 | A |
5739066 | Pan | Apr 1998 | A |
5753947 | Gonzalez | May 1998 | A |
5763305 | Chao | Jun 1998 | A |
5792687 | Jeng et al. | Aug 1998 | A |
5792690 | Sung | Aug 1998 | A |
5798544 | Ohya et al. | Aug 1998 | A |
5817552 | Roesner et al. | Oct 1998 | A |
5841611 | Sakakima et al. | Nov 1998 | A |
5869359 | Prabhakar | Feb 1999 | A |
5909618 | Forbes et al. | Jun 1999 | A |
5963469 | Forbes | Oct 1999 | A |
5972754 | Ni et al. | Oct 1999 | A |
5977579 | Noble | Nov 1999 | A |
6005273 | Gonzalez et al. | Dec 1999 | A |
6015990 | Hieda et al. | Jan 2000 | A |
6033963 | Huang et al. | Mar 2000 | A |
6054355 | Inumiya et al. | Apr 2000 | A |
6072209 | Noble et al. | Jun 2000 | A |
6090693 | Gonzalez et al. | Jul 2000 | A |
6096596 | Gonzalez | Aug 2000 | A |
6114735 | Batra et al. | Sep 2000 | A |
6124611 | Mori | Sep 2000 | A |
6127699 | Ni et al. | Oct 2000 | A |
6150687 | Noble et al. | Nov 2000 | A |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6184086 | Kao | Feb 2001 | B1 |
6187643 | Borland | Feb 2001 | B1 |
6191470 | Forbes et al. | Feb 2001 | B1 |
6215149 | Lee et al. | Apr 2001 | B1 |
6225669 | Long et al. | May 2001 | B1 |
6255165 | Thurgate et al. | Jul 2001 | B1 |
6259142 | Dawson et al. | Jul 2001 | B1 |
6297106 | Pan et al. | Oct 2001 | B1 |
6300177 | Sundaresan et al. | Oct 2001 | B1 |
6323506 | Alok | Nov 2001 | B1 |
6337497 | Hanafi et al. | Jan 2002 | B1 |
6340614 | Tseng | Jan 2002 | B1 |
6348385 | Cha et al. | Feb 2002 | B1 |
6349052 | Hofmann et al. | Feb 2002 | B1 |
6362506 | Miyai | Mar 2002 | B1 |
6301726 | Manning | May 2002 | B1 |
6383879 | Kizilyalli et al. | May 2002 | B1 |
6391726 | Manning | May 2002 | B1 |
6414356 | Forbes et al. | Jul 2002 | B1 |
6417085 | Batra et al. | Jul 2002 | B1 |
6420786 | Gonzalez et al. | Jul 2002 | B1 |
6476444 | Min | Nov 2002 | B1 |
6495474 | Rafferty et al. | Dec 2002 | B1 |
6495890 | Ono | Dec 2002 | B1 |
6498062 | Durcan et al. | Dec 2002 | B2 |
6552401 | Dennison | Apr 2003 | B1 |
6563183 | En et al. | May 2003 | B1 |
6566193 | Hofmann et al. | May 2003 | B2 |
6573559 | Kitada et al. | Jun 2003 | B2 |
6586808 | Xiang et al. | Jul 2003 | B1 |
6630720 | Maszara et al. | Oct 2003 | B1 |
6632714 | Yoshikawa | Oct 2003 | B2 |
6632723 | Watanabe et al. | Oct 2003 | B2 |
6696746 | Farrar et al. | Feb 2004 | B1 |
6717200 | Schamberger et al. | Apr 2004 | B1 |
6727137 | Brown | Apr 2004 | B2 |
6753228 | Azam et al. | Jun 2004 | B2 |
6818515 | Lee et al. | Nov 2004 | B1 |
6818937 | Noble et al. | Nov 2004 | B2 |
6818947 | Grebs et al. | Nov 2004 | B2 |
6844591 | Tran | Jan 2005 | B1 |
6864536 | Lin et al. | Mar 2005 | B2 |
6888198 | Krivokapic | May 2005 | B1 |
6888770 | Ikehashi | May 2005 | B2 |
6916711 | Yoo | Jul 2005 | B2 |
6924190 | Dennison | Aug 2005 | B2 |
6939763 | Schlosser et al. | Sep 2005 | B2 |
6969662 | Fazan et al. | Nov 2005 | B2 |
7005710 | Gonzalez et al. | Feb 2006 | B1 |
7027334 | Ikehashi et al. | Apr 2006 | B2 |
7030436 | Forbes | Apr 2006 | B2 |
7042009 | Shaheen et al. | May 2006 | B2 |
7071043 | Tang et al. | Jul 2006 | B2 |
7091092 | Sneelal et al. | Aug 2006 | B2 |
7122425 | Chance et al. | Oct 2006 | B2 |
7125774 | Kim et al. | Oct 2006 | B2 |
7135371 | Han et al. | Nov 2006 | B2 |
7148527 | Kim et al. | Dec 2006 | B2 |
7214621 | Nejad et al. | May 2007 | B2 |
7244659 | Tang et al. | Jul 2007 | B2 |
7262089 | Abbott et al. | Aug 2007 | B2 |
7282401 | Juengling | Oct 2007 | B2 |
7285812 | Tang et al. | Oct 2007 | B2 |
7349232 | Wang et al. | Mar 2008 | B2 |
7361569 | Tran et al. | Apr 2008 | B2 |
7384849 | Parekh et al. | Jun 2008 | B2 |
7390746 | Bai et al. | Jun 2008 | B2 |
7393789 | Abatchev et al. | Jul 2008 | B2 |
7396781 | Wells | Jul 2008 | B2 |
7413981 | Tang et al. | Aug 2008 | B2 |
7429536 | Abatchev et al. | Sep 2008 | B2 |
7435536 | Sandhu et al. | Oct 2008 | B2 |
7455956 | Sandhu et al. | Nov 2008 | B2 |
7465616 | Tang et al. | Dec 2008 | B2 |
7488685 | Kewley | Feb 2009 | B2 |
7547640 | Abatchev et al. | Jun 2009 | B2 |
7547945 | Tang et al. | Jun 2009 | B2 |
7560390 | Sant et al. | Jul 2009 | B2 |
7589995 | Tang et al. | Sep 2009 | B2 |
20010017390 | Long et al. | Aug 2001 | A1 |
20010025973 | Yamada et al. | Oct 2001 | A1 |
20010038123 | Yu | Nov 2001 | A1 |
20010052617 | Kitada et al. | Dec 2001 | A1 |
20020127796 | Hofmann et al. | Sep 2002 | A1 |
20020127798 | Prall | Sep 2002 | A1 |
20020130378 | Forbes et al. | Sep 2002 | A1 |
20020135030 | Horikawa | Sep 2002 | A1 |
20020153579 | Yamamoto | Oct 2002 | A1 |
20020163039 | Clevenger et al. | Nov 2002 | A1 |
20020192911 | Parke | Dec 2002 | A1 |
20030001290 | Nitayama et al. | Jan 2003 | A1 |
20030011032 | Umebayashi | Jan 2003 | A1 |
20030042512 | Gonzalez | Mar 2003 | A1 |
20030092238 | Eriguchi | May 2003 | A1 |
20030094651 | Suh | May 2003 | A1 |
20030161201 | Sommer et al. | Aug 2003 | A1 |
20030164527 | Sugi et al. | Sep 2003 | A1 |
20030169629 | Goebel et al. | Sep 2003 | A1 |
20030170955 | Kawamura et al. | Sep 2003 | A1 |
20030234414 | Brown | Dec 2003 | A1 |
20040009644 | Suzuki | Jan 2004 | A1 |
20040034587 | Amberson et al. | Feb 2004 | A1 |
20040061148 | Hsu | Apr 2004 | A1 |
20040070028 | Azam et al. | Apr 2004 | A1 |
20040125636 | Kurjanowicz et al. | Jul 2004 | A1 |
20040184298 | Takahashi et al. | Sep 2004 | A1 |
20040197995 | Lee et al. | Oct 2004 | A1 |
20040222458 | Hsieh et al. | Nov 2004 | A1 |
20040224476 | Yamada et al. | Nov 2004 | A1 |
20040232466 | Birner et al. | Nov 2004 | A1 |
20040266081 | Oh et al. | Dec 2004 | A1 |
20050017240 | Fazan | Jan 2005 | A1 |
20050042833 | Park et al. | Feb 2005 | A1 |
20050063224 | Fazan et al. | Mar 2005 | A1 |
20050066892 | Dip et al. | Mar 2005 | A1 |
20050104156 | Wasshuber | May 2005 | A1 |
20050106820 | Tran | May 2005 | A1 |
20050106838 | Lim et al. | May 2005 | A1 |
20050124130 | Mathew et al. | Jun 2005 | A1 |
20050167751 | Nakajima et al. | Aug 2005 | A1 |
20060043449 | Tang et al. | Mar 2006 | A1 |
20060046407 | Juengling | Mar 2006 | A1 |
20060046424 | Chance et al. | Mar 2006 | A1 |
20060083058 | Ohsawa | Apr 2006 | A1 |
20060167741 | Ramachandra | Jul 2006 | A1 |
20060194410 | Sugaya | Aug 2006 | A1 |
20060216922 | Tran et al. | Sep 2006 | A1 |
20060261393 | Tang et al. | Nov 2006 | A1 |
20060264001 | Tran et al. | Nov 2006 | A1 |
20070001222 | Orlowski et al. | Jan 2007 | A1 |
20070045712 | Haller et al. | Mar 2007 | A1 |
20070048941 | Tang et al. | Mar 2007 | A1 |
20070048942 | Hanson et al. | Mar 2007 | A1 |
20070051997 | Haller et al. | Mar 2007 | A1 |
20070096204 | Shiratake | May 2007 | A1 |
20070117310 | Bai et al. | May 2007 | A1 |
20070128856 | Tran et al. | Jun 2007 | A1 |
20070138526 | Tran et al. | Jun 2007 | A1 |
20070148984 | Abatchev et al. | Jun 2007 | A1 |
20070158719 | Wang | Jul 2007 | A1 |
20070166920 | Tang et al. | Jul 2007 | A1 |
20070178641 | Kim et al. | Aug 2007 | A1 |
20070238299 | Niroomand et al. | Oct 2007 | A1 |
20070238308 | Niroomand et al. | Oct 2007 | A1 |
20070261016 | Sandhu et al. | Nov 2007 | A1 |
20080012056 | Gonzalez | Jan 2008 | A1 |
20080012070 | Juengling | Jan 2008 | A1 |
20080042179 | Haller et al. | Feb 2008 | A1 |
20080061346 | Tang et al. | Mar 2008 | A1 |
20080099847 | Tang et al. | May 2008 | A1 |
20080166856 | Parekh et al. | Jul 2008 | A1 |
20080299774 | Sandhu et al. | Dec 2008 | A1 |
20080311719 | Tang et al. | Dec 2008 | A1 |
20090035655 | Tran | Feb 2009 | A1 |
20090035665 | Tran | Feb 2009 | A1 |
Number | Date | Country |
---|---|---|
04408764 | Sep 1994 | DE |
19928781 | Jul 2000 | DE |
0453998 | Oct 1991 | EP |
1003219 | May 2000 | EP |
1067597 | Jan 2001 | EP |
1089344 | Apr 2001 | EP |
1271632 | Jan 2003 | EP |
1391939 | Feb 2004 | EP |
07-106435 | Apr 1995 | JP |
07-297297 | Nov 1995 | JP |
11-274478 | Oct 1999 | JP |
1993-0006930 | Apr 1993 | KR |
1994-0006679 | Jul 1994 | KR |
574746 | Feb 2004 | TW |
200411832 | Jul 2004 | TW |
WO8603341 | Jun 1986 | WO |
WO 9744826 | Nov 1997 | WO |
WO 02089182 | Nov 2002 | WO |
WO 02089182 | Nov 2002 | WO |
PCTUS2004034587 | Jun 2005 | WO |
WO200585770 | Sep 2005 | WO |
PCTUS2006008295 | Aug 2006 | WO |
PCTUS2005030668 | Oct 2006 | WO |
PCTUS2006031555 | Dec 2006 | WO |
PCTUS2007001953 | Sep 2007 | WO |
PCTUS2007014689 | Jan 2008 | WO |
PCTUS2007016573 | Jan 2008 | WO |
PCTUS2007014689 | Apr 2008 | WO |
PCTUS2007001953 | May 2008 | WO |
PCTUS2007023767 | May 2008 | WO |
PCTUS2007001953 | Aug 2008 | WO |
PCTUS2007019592 | Nov 2008 | WO |
PCTUS2007016573 | Feb 2009 | WO |
PCTUS2007019592 | Mar 2009 | WO |
PCTUS2007023767 | May 2009 | WO |
Number | Date | Country | |
---|---|---|---|
20080142882 A1 | Jun 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10932150 | Sep 2004 | US |
Child | 12070078 | US |