Claims
- 1. A method for fabricating a semiconductor device assembly, comprising:
providing a semiconductor component having an active surface including a plurality of bond pads thereon, at least one bond pad of said plurality of bond pads having conductive connectors disposed thereon; applying a silicon nitride containing layer over at least said active surface and said conductive connectors; removing a portion of said silicon nitride containing layer to reveal a segment of each said conductive connector; and attaching said revealed segments of said conductive connectors to terminal pads on a surface of a substrate.
- 2. The method of claim 1, wherein said applying a silicon nitride containing layer comprises covering at least a portion of peripheral edges of said semiconductor component bounding said active surface.
- 3. The method of claim 1, further comprising applying a passivation layer over said semiconductor component and said substrate surface.
- 4. The method of claim 3, wherein said passivation layer includes a second silicon nitride containing layer.
- 5. The method of claim 1, further comprising forming said conductive connectors from reflowable metallic material, conductive polymer material, or conductor-carrying polymer material.
- 6. The method of claim 1, further comprising providing said conductive connectors as substantially rigid elements.
- 7. The method of claim 1, wherein said silicon nitride containing layer is about 1 to 2 μm thick.
- 8. The method of claim 1, wherein said removing comprises etching said silicon nitride containing layer from an end portion of said conductive connectors.
- 9. The method of claim 8, wherein said etching comprises dipping said end portions of said conductive connectors in a phosphoric acid solution.
- 10. The method of claim 8, wherein etching is effected at a temperature of about 100° C. to about 140° C.
- 11. The method of claim 1, wherein said applying occurs at a temperature between room temperature and 200° C.
- 12. The method of claim 1, wherein said applying comprises plasma enhanced CVD deposition.
- 13. The method of claim 1, further comprising cleaning said semiconductor component prior to said applying.
- 14. The method of claim 12, wherein said cleaning is effected with an oxygen plasma system.
- 15. The method of claim 1, wherein said removing comprises abrading a top portion of said silicon nitride containing layer from said conductive connectors.
- 16. The method of claim 15, wherein abrading comprises chemical mechanical polishing.
- 17. The method of claim 1, wherein said removing comprises fracturing the silicon nitride containing layer at a top portion of each of said conductive connectors.
- 18. The method of claim 1, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said applying.
- 19. The method of claim 18, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 20. The method of claim 19, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuit layers on said active surface.
- 21. The method of claim 1, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said removing.
- 22. The method of claim 21, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 23. The method of claim 22, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuit layers on said active surface.
- 24. A method for fabricating a semiconductor device assembly, comprising:
providing a semiconductor component having an active surface including a plurality of bond pads thereon, at least some bond pads of said plurality of bond pads having conductive connectors disposed thereon; attaching said conductive connectors to terminal pads on a surface of a substrate; applying a silicon nitride containing layer over said semiconductor component and said substrate surface.
- 25. The method of claim 24, further comprising:
depositing a first silicon nitride containing layer over at least said active surface and said conductive connectors prior to said attaching; and removing a portion of said silicon nitride containing layer to reveal a segment of each said conductive connector, wherein said attaching comprises attaching said revealed segments of said conductive connectors to said terminal pads.
- 26. The method of claim 25, wherein said first silicon nitride layer is about 1 to 2 μm thick.
- 27. The method of claim 25, wherein said removing comprises etching said silicon nitride containing layer from an end portion of said conductive connectors.
- 28. The method of claim 27, wherein said etching comprises dipping said end portion of said conductive connectors in a phosphoric acid solution.
- 29. The method of claim 27, wherein etching is effected at a temperature of about 100° C. to about 140° C.
- 30. The method of claim 25, wherein said depositing occurs at a temperature between room temperature and 200° C.
- 31. The method of claim 24, wherein said applying comprises plasma enhanced CVD deposition.
- 32. The method of claim 24, further comprising forming said conductive connectors from reflowable metallic material, conductive polymer material, or conductor-carrying polymer material.
- 33. The method of claim 24, further comprising providing said conductive connectors as substantially rigid elements.
- 34. The method of claim 24, further comprising cleaning said semiconductor component prior to said applying.
- 35. The method of claim 34, wherein said cleaning is effected with an oxygen plasma system.
- 36. A method for fabricating a semiconductor device assembly, comprising:
providing a semiconductor component having an active surface including a plurality of conductive connectors extending transversely therefrom; coating said active surface and said conductive connectors with a silicon nitride containing layer; applying a protective layer over said active surface and surrounding said conductive connectors; removing said silicon nitride containing layer from said conductive connectors; providing a substrate having a surface carrying terminal pads thereon; and attaching said conductive connectors to said terminal pads through said exposed portions.
- 37. The method of claim 36, wherein said coating comprises covering at least a portion of peripheral edges of said semiconductor component bounding said active surface.
- 38. The method of claim 36, further comprising applying a passivation layer over said semiconductor component and said substrate surface.
- 39. The method of claim 38, wherein said passivation layer includes a second silicon nitride containing layer.
- 40. The method of claim 39, further comprising removing said protective layer prior to said apply said passivation layer.
- 41. The method of claim 36, further comprising forming said conductive connectors from reflowable metallic material, conductive polymer material, or conductor-carrying polymer material.
- 42. The method of claim 36, further comprising providing said conductive connectors as substantially rigid elements.
- 43. The method of claim 36, wherein said coating comprises providing silicon nitride containing layer about 1 to 2 μm thick.
- 44. The method of claim 36, wherein said removing comprises etching the silicon nitride containing layer from said conductive connectors.
- 45. The method of claim 44, wherein said etching comprises dipping ends of said conductive connectors in a phosphoric acid solution.
- 46. The method of claim 44, wherein etching is effected at a temperature of about 100° C. to about 140° C.
- 47. The method of claim 36, wherein said applying comprises plasma enhanced CVD deposition.
- 48. The method of claim 36, further comprising cleaning said semiconductor component prior to said applying.
- 49. The method of claim 48, wherein said cleaning is effected with an oxygen plasma system.
- 50. The method of claim 36, wherein said removing comprises abrading said silicon nitride containing layer from said conductive connectors.
- 51. The method of claim 50, wherein said abrading comprises chemical mechanical polishing.
- 52. The method of claim 36, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said coating.
- 53. The method of claim 52, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 54. The method of claim 53, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuitry layers on said active surface.
- 55. The method of claim 36, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said removing.
- 56. The method of claim 55, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 57. The method of claim 56, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuitry layers on said active surface.
- 58. A method for producing a semiconductor device assembly, comprising:
providing a semiconductor component having an active surface with integrated circuitry and a plurality of conductive connectors extending transversely therefrom at least said active surface and each conductive connector of said plurality of conductive connectors covered with a silicon nitride containing layer; removing a top portion of said silicon nitride containing layer on each of said conductive connectors by striking the conductive connectors against a target surface; and attaching said top portions of said conductive connectors to terminal bond pads on a surface of a carrier substrate.
- 59. The method of claim 58, wherein said target surface is ultrasonically vibrated during said striking.
- 60. The method of claim 58, wherein said providing a semiconductor component further comprises providing said semiconductor component including said silicon nitride containing layer covering at least a portion of peripheral edges of said semiconductor component bounding said active surface.
- 61. The method of claim 58, further comprising applying a passivation layer over said semiconductor component and said substrate surface.
- 62. The method of claim 61, wherein said passivation layer includes a second silicon nitride containing layer.
- 63. The method of claim 58, further comprising forming said conductive connectors from reflowable metallic material, conductive polymer material, or conductor-carrying polymer material.
- 64. The method of claim 58, further comprising providing said conductive connectors as substantially rigid elements.
- 65. The method of claim 58, wherein said silicon nitride containing layer is about 1 to 2 μm thick.
- 66. The method of claim 58, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said applying.
- 67. The method of claim 66, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 68. The method of claim 67, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuitry layers on said active surface.
- 69. The method of claim 58, wherein said semiconductor component comprises a wafer including a plurality of semiconductor chips and further comprising dicing said wafer immediately after said removing.
- 70. The method of claim 69, further comprising etching a beveled channel around a boundary of each semiconductor chip of said plurality of semiconductor chips prior to said applying.
- 71. The method of claim 70, wherein said active surface includes integrated circuitry layers and said etching comprises extending said beveled channel through said integrated circuitry layers on said active surface.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/138,038, filed Aug. 20, 1998, pending, which is a divisional of application Ser. No. 08/717,273, filed Sep. 20, 1996, now U.S. Pat. No. 5,956,605, issued Sep. 21, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08717273 |
Sep 1996 |
US |
Child |
09138038 |
Aug 1998 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09138038 |
Aug 1998 |
US |
Child |
10342798 |
Jan 2003 |
US |