Claims
- 1. An integrated circuit, comprising:
- (a) a vertical field effect transistor with parallel buried gate fingers and with a drain in a first portion of a first layer of semiconductor material; and
- (b) a diode with a cathode including a second portion of said first layer and spaced from said first portion;
- (c) wherein (i) said first layer includes a portion of a GaAs substrate doped n type to a first concentration and an epilayer of GaAs doped to a second concentration which is less than said first concentration, (ii) said gate fingers are p type GaAs on said epilayer with n type GaAs channels on said epilayer between adjacent ones of said gate fingers, (iii) a source layer of n type GaAs is on said gate fingers and channels, (iv) said cathode includes a portion of said epilayer and said substrate, and (v) a trench in said epilayer separates said transistor and said diode.
- 2. An integrated circuit, comprising:
- (a) a vertical field effect transistor with parallel buried gate fingers and with a drain in a first portion of a first layer of semiconductor material; and
- (b) a diode with a cathode including a second portion of said first layer and spaced from said first portion;
- (c) wherein (i) said first layer includes a portion of a GaAs substrate doped n type to a first concentration and an epilayer of GaAs doped to a second concentration which is less than said first concentration, (ii) said gate fingers are p type GaAs on said epilayer with n type GaAs channels on said epilayer between adjacent ones of said gate fingers, (iii) a source layer of n type GaAs is on said gate fingers and channels, (iv) said cathode includes a portion of said epilayer and said substrate, and (v) said cathode includes a portion of said source layer spaced from said gate fingers and channels.
- 3. An integrated circuit, comprising:
- (a) a vertical field effect transistor with parallel buried gate fingers and with a drain in a first portion of a first layer of semiconductor material; and
- (b) a diode with a cathode including a second portion of said first layer and spaced from said first portion;
- (c) wherein (i) said first layer includes a portion of a GaAs substrate doped n type to a first concentration and an epilayer of GaAs doped to a second concentration which is less than said first concentration, (ii) said gate fingers are p type GaAs on said epilayer with n type GaAs channels on said epilayer between adjacent ones of said gate fingers, (iii) a source layer of n type GaAs is on said gate fingers and channels, (iv) said cathode includes a portion of said epilayer and said substrate, and (v) a p type region extending from a surface of said source layer to said gate fingers and wherein said diode includes a p type anode with doping profile the same as that of said p type region.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of application Ser. No. 08/056,682, filed Apr. 30, 1993. The following applications contain subject matter related to the present application and are assigned to the assignee of the present application: application Ser. No. 07/876,252, filed Apr. 30, 1992; Ser. No. 08/036,584, filed Mar. 24, 1993; Ser. No. 08/056,681, filed Apr. 30, 1993; Ser. No. 08/055,421, filed Apr. 30, 1993; Ser. No. 08/056,004, filed Apr. 30, 1993; and cofiled application Ser. No. 08/159,353, now U.S. Pat. No. 5,554,561.
US Referenced Citations (5)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
056682 |
Apr 1993 |
|