Claims
- 1. A method of fabrication of a vertical field effect transistor, comprising the steps of:
- (a) providing a semiconductor drain layer having a first doping type;
- (b) forming a first gate layer on said drain layer, said first gate layer having a doping type opposite said first doping type;
- (c) forming a second gate layer on said first gate layer, said second gate layer having said doping type opposite said first doping type and a doping level different from the doping level of said first gate layer;
- (d) removing portions of said first and second gate layers to define gate fingers; and
- (e) forming channel regions between said gate fingers and forming a source region over said gate regions and channel regions.
- 2. The method of claim 1, wherein:
- (a) said step of removing is by anisotropic etching; and
- (b) said step of forming channel regions and a source region is by epitaxial growth.
- 3. The method of claim 2, wherein:
- (a) said drain layer, said first gate layer, said second gate layer, said channel regions, and said source region are made of doped gallium arsenide.
- 4. The method of claim 3, wherein:
- (a) said first and second gate layers are doped with carbon; and
- (b) said channel regions and source region are doped with silicon.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 08/056,681, filed 04/30/93.
The following applications contain subject matter related to the present application and are assigned to the assignee of the present application: application Ser. No. 07/876,252, filed 04/30/92, application Ser. No. 08/036,584, filed 03/24/93. and cofiled applications with Ser. Nos. 08/056,004, 08/055,421, and 08/056,682.
GOVERNMENT CONTRACT
This invention was made with Government support under Contract No. N66001-91-C-6008 awarded by the Department of the Navy. The Government has certain rights in this invention.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
56681 |
Apr 1993 |
|