Field
This disclosure relates generally to semiconductor processing, and more specifically, to wafer level chip scale packaging with an encapsulant.
Related Art
Chip scale packaging (CSP) allows for packaging on a chip size scale, typically within 1.2 times the die size. Wafer-level CSP (WLCSP) has allowed for further reduction in size. In WLCSP, interconnects, such as solder balls, are formed on the active surface of the die while the die are still part of a wafer, prior to singulation. This allows for multiple packages to be manufactured at the same time, and also allows the package to be the same size as the die. However, after singulation, the die are brittle because they are not covered with any encapsulant, making them susceptible to breakage during final test and during customer board mounting due to exposed silicon. Therefore, a need exists for WLCSP with improved robustness.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
A wafer includes a plurality of semiconductor die, in which each die has a plurality of interconnects on an active surface (corresponding to the top surface) of the die. The wafer is prepared for chip scale packaging by grinding a backside of the wafer (opposite the active surfaces) to result in an inner portion and a rim portion at the periphery of the wafer, in which the rim portion is thicker than the inner portion and surrounds the plurality of semiconductor die. An encapsulant is formed over the inner portion, contained within the rim. After formation of the encapsulant, the plurality of semiconductor die are singulated, in which each singulated die includes an encapsulant material on the backside of the die, opposite the active surface. This encapsulant material allows the singulated die to be a composite structure which is less prone to breakage during testing or board mounting. In one embodiment, prior to singulation, grooves are formed in the backside encapsulant aligned with scribe lines to aid in singulation. In one embodiment, prior to singulation, openings are formed in the active side of the wafer along scribe lines, and a second encapsulant is formed on the active side of the wafer and within the openings to further improve the singulated die robustness.
Note that the active surface of wafer 12 corresponds to the surface in contact with passivation layer 14, and the top of wafer 12 as illustrated in
Therefore, by now it should be appreciated how a back grinded wafer resulting in an inner portion and a rim surrounding the inner portion can allow for improved CSP. By applying an encapsulant over the inner portion, contained by the rim, reduced brittleness can be achieved in the resulting composite structure of the singulated device. That is, wafer 12 may have a first brittleness, but the encapsulant (encapsulant 40 or 52) has a second brittleness, less than the first brittleness. Wafer 12 with the encapsulant also has a brittleness less than the first brittleness. Therefore, the wafer with the encapsulant may be referred to as a composite structure wafer, and each die may be referred to as a composite structure die. Also note that due to the effects on CTE, each die may be referred as a CTE-compensated die.
Because the apparatus implementing the present invention is, for the most part, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present invention and in order not to obfuscate or distract from the teachings of the present invention.
Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed.
Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The term “coupled,” as used herein, is not intended to be limited to a direct coupling or a mechanical coupling.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
The following are various embodiments of the present invention.
In one embodiment, a method of processing a semiconductor wafer includes forming a plurality of die in the semiconductor wafer, wherein the semiconductor wafer has a first brittleness; grinding a top surface the semiconductor wafer to leave an inner planar surface and a rim, wherein the rim extends above the inner planar surface and around a perimeter of the grinded semiconductor wafer; forming a first encapsulant material over the inner planar surface and contained within the rim to form a composite structure semiconductor wafer having a second brittleness less than the first brittleness; and performing singulation of the composite structure semiconductor wafer into the plurality of die in which each die of the plurality of die is a composite structure die. In one aspect, the performing singulation occurs along scribe lines defining bounds of the composite structure die. In a further aspect, the method further includes replacing at least portions of the semiconductor wafer in the scribe lines with a second encapsulant material. In another aspect, the rim includes semiconductor material remaining after grinding. In another aspect, the forming the first encapsulant material is further characterized by forming grooves in the supporting layer in which the grooves are aligned with perimeters of the semiconductor die of the semiconductor wafer. In a further aspect, the grooves reduce the encapsulant thickness along the scribe line for ease of singulation. In another aspect, the forming a plurality of die in the semiconductor wafer is further characterized by the semiconductor wafer having a first coefficient of thermal expansion (CTE); the forming the first encapsulant material results in the composite structure semiconductor wafer being further characterized as a CTE-compensated semiconductor wafer in which the CTE-compensated wafer has a second CTE higher than the first CTE; and the performing singulation results in each of the composite structure die being further characterized as a CTE-compensated die. In a further aspect, the method further includes mounting a first CTE-compensated die of the plurality of CTE-compensated die on a printed circuit board, wherein the printed circuit board has a CTE that is about the same as the second CTE. In yet a further aspect, the first encapsulant material is selected to have a thickness and a CTE that, combined with the semiconductor die, results in the second CTE being about the same as the CTE of the printed circuit board. In another aspect, the method further includes attaching solder balls to a side of the composite structure semiconductor wafer opposite the encapsulant.
In another embodiment, a semiconductor device structure includes a semiconductor wafer having a plurality of semiconductor die separated by a scribe grid and a rim of semiconductor material around a perimeter of a major surface of the semiconductor wafer in which the rim extends above the major surface, wherein the semiconductor wafer has a first brittleness; and a first encapsulant above the major surface and contained within the rim, wherein the first encapsulant has a second brittleness, wherein the first brittleness is more than the second brittleness. In one aspect, the scribe grid include a second encapsulant. In a further aspect, a portion of the scribe grid includes semiconductor material. In another aspect, the semiconductor material has a first coefficient of thermal expansion (CTE) and the first encapsulant has a second CTE, wherein the first CTE is less than the second CTE. In a further aspect, the semiconductor structure has a resulting third CTE that is about the same as a CTE of a printed circuit board. In another aspect, the first encapsulant has grooves aligned with the scribe grid. In a further aspect, the grooves extend less than all of the way to the scribe grid. In another aspect, the method further includes solder balls coupled to the semiconductor wafer on a side of the semiconductor wafer away from the first encapsulant.
In yet another embodiment, a method of obtaining a semiconductor wafer that is compensated for thermal expansion and brittleness includes grinding a surface of the semiconductor wafer to leave a surface and a rim extending above the surface and extending around a perimeter of the semiconductor wafer; and applying an encapsulant to the surface, wherein the encapsulant is contained within the perimeter by the rim during application of the encapsulant, and wherein the encapsulant provides compensation for high brittleness and low thermal expansion of the semiconductor wafer. In one aspect, the method further includes forming encapsulant regions in scribe grids in the semiconductor wafer that define borders of semiconductor die in the semiconductor wafer.
Number | Name | Date | Kind |
---|---|---|---|
6162702 | Morcom | Dec 2000 | A |
7148125 | Suzuki | Dec 2006 | B2 |
7622328 | Masuda | Nov 2009 | B2 |
7674654 | Brunnbauer | Mar 2010 | B2 |
7843042 | Kuan et al. | Nov 2010 | B2 |
8292690 | Seddon | Oct 2012 | B2 |
8785297 | Feron | Jul 2014 | B2 |
9627287 | Engelhardt | Apr 2017 | B2 |
20010016400 | Lee | Aug 2001 | A1 |
20020013015 | Kado | Jan 2002 | A1 |
20060292826 | Kajiyama | Dec 2006 | A1 |
20070020887 | Sekiya | Jan 2007 | A1 |
20070077731 | Masuda | Apr 2007 | A1 |
20080064187 | Brown | Mar 2008 | A1 |
20080169547 | Baek | Jul 2008 | A1 |
20080251510 | Park | Oct 2008 | A1 |
20090011543 | Karta et al. | Jan 2009 | A1 |
20100009519 | Seddon | Jan 2010 | A1 |
20100013087 | England | Jan 2010 | A1 |
20100155922 | Pagaila | Jun 2010 | A1 |
20110248409 | Yang | Oct 2011 | A1 |
20110272800 | Chino | Nov 2011 | A1 |
20120024456 | Lin | Feb 2012 | A1 |
20120064696 | Hirosawa | Mar 2012 | A1 |
20120070959 | Wood | Mar 2012 | A1 |
20120104580 | Feng | May 2012 | A1 |
20120104623 | Pagaila | May 2012 | A1 |
20120264257 | Lee | Oct 2012 | A1 |
20130001766 | Takyu | Jan 2013 | A1 |
20130026605 | Ng | Jan 2013 | A1 |
20130196484 | Moriceau | Aug 2013 | A1 |
20130217185 | Wisotzki | Aug 2013 | A1 |
20130237032 | Zhang | Sep 2013 | A1 |
20130295720 | Fuergut | Nov 2013 | A1 |
20140110826 | Buenning et al. | Apr 2014 | A1 |
20140183761 | Lin et al. | Jul 2014 | A1 |
20140327003 | Fuergut | Nov 2014 | A1 |
20150097294 | Yeduru | Apr 2015 | A1 |
20150108666 | Engelhardt | Apr 2015 | A1 |
20150214077 | Tsai | Jul 2015 | A1 |
20150332909 | Suzuki | Nov 2015 | A1 |
20150332952 | Priewasser | Nov 2015 | A1 |
Number | Date | Country | |
---|---|---|---|
20170084491 A1 | Mar 2017 | US |