Claims
- 1. A method of forming a semiconductor transistor comprising steps of:exposing a substrate having a silicon nitride film formed on a silicon surface to an ambient comprising hydrogen (H2) and nitrogen (N2) while heating said substrate; and forming a dielectric layer on said ambient exposed silicon nitride film, forming a gate electrode over said dielectric layer; and forming a pair of source/drain regions on opposite sides of said gate electrode.
- 2. The method of claim 1 wherein said ambient comprises less than 10% hydrogen by volume and more than 90% nitrogen by volume.
- 3. The method of claim 1 further comprising the step of heating said substrate to a temperature between 700-850° C. while exposing said silicon nitride film to said ambient.
- 4. The method of claim 1 wherein said silicon surface is a doped polysilicon film.
- 5. The method of claim 1 wherein said silicon surface monocrystalline silicon.
- 6. The method of claim 1 wherein said silicon nitride film has a thickness between 10-25 Å.
- 7. The method of claim 1 wherein said dielectric is a transition metal oxide dielectric.
- 8. The method of claim 1 wherein said silicon nitride film is exposed aid ambient for between 60-180 seconds.
- 9. The method of claim 1 further comprising the step of annealing said electric layer.
- 10. A method of forming a metal insulated semiconductor (MIS) transistor, said method comprising the steps of:forming a silicon nitride film on a monocrystalline silicon surface of a substrate; heating said substrate to a temperature between 700-850° C; while heating said substrate, exposing said substrate to an ambient comprising hydrogen (H2) and nitrogen (N2); forming a dielectric layer on said ambient exposed silicon nitride layer; forming a gate electrode over said dielectric layer; and forming a pair of source/drain regions on opposite sides of said gate electrode.
Parent Case Info
This is a Divisional Application of Serial No.: 09/152,871 filed Sep. 14, 1998, which is now U.S. Pat. No. 6,037,235.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4983544 |
Lu et al. |
Jan 1991 |
A |
5405801 |
Han et al. |
Apr 1995 |
A |
5550091 |
Fukuda et al. |
Aug 1996 |
A |
5591681 |
Wristers et al. |
Jan 1997 |
A |
5629043 |
Inaba et al. |
May 1997 |
A |
5716875 |
Jones, Jr. et al. |
Feb 1998 |
A |
Non-Patent Literature Citations (1)
Entry |
Wolf, S. and Tauber, R.N.; Silicon Processing for the VLSI Era; vol. 1; Lattice Press; Sunset Beach, CA.; p. 194. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/152871 |
Sep 1998 |
US |
Child |
09/499336 |
|
US |