Claims
- 1. Cancelled.
- 2. A method of testing a memory device, the method comprising:
precharging a bank of locations of a memory device at a time defined by a first portion of a first control signal; latching the bank of locations at a time defined by a second portion of the first control signal; selecting a row address in the bank of locations at a time defined by a first portion of a second control signal; selecting a column address at a time defined by a first portion of a third control signal; and outputting data stored at a location of the memory device defined by the selected row address and the selected column address.
- 3. The method of claim 2, wherein the first portion of the first control signal is a leading edge of the first control signal.
- 4. The method of claim 3, wherein the second portion of the first control signal is a trailing edge of the first control signal.
- 5. The method of claim 2, wherein the bank of locations is divided into a plurality of array cores, wherein each array core comprises an independent repair region.
- 6. The method of claim 2, wherein the memory device comprises a Rambus dynamic random access memory (RDRAM).
- 7. The method of claim 2, additionally comprising receiving at most four address bits that identify the bank of locations to be precharged.
- 8. The method of claim 2, additionally comprising receiving at most three address bits that identify the bank of locations to be precharged.
- 9. The method of claim 2, wherein the act of selecting the row address comprises receiving nine address bits.
- 10. The method of claim 2, wherein the act of selecting the column address comprises receiving six address bits.
- 11. The method of claim 2, wherein the act of selecting the column address comprises receiving seven address bits.
- 12. A method of testing a memory device, the method comprising:
precharging a bank of locations of a memory device at a time defined by a first portion of a control signal; latching the bank of locations at a time defined by a second portion of the control signal; selecting a row address in the bank of locations; selecting a column address in the bank of locations; and outputting data stored at a location of the memory device defined by the selected row address and the selected column address.
- 13. The method of claim 12, wherein the first portion of the control signal is a leading edge of the control signal.
- 14. The method of claim 13, wherein the second portion of the control signal is a trailing edge of the control signal.
- 15. The method of claim 12, wherein the bank of locations is divided into a plurality of array cores, wherein each array core comprises an independent repair region.
- 16. The method of claim 12, wherein the memory device comprises a Rambus dynamic random access memory (RDRAM).
- 17. The method of claim 12, additionally comprising receiving at most four address bits that identify the bank of locations to be precharged.
- 18. The method of claim 12, additionally comprising receiving at most three address bits that identify the bank of locations to be precharged.
- 19. The method of claim 12, wherein the act of selecting the row address comprises receiving nine address bits.
- 20. The method of claim 12, wherein the act of selecting the column address comprises receiving six address bits.
- 21. The method of claim 12, wherein the act of selecting the column address comprises receiving seven address bits.
- 22. A memory device comprising:
a plurality of banks; and control logic configured to receive from a testing device a first control signal having a precharge signal defined by a first portion of the first control signal and a latch signal defined by a second portion of the first control signal, and wherein the control logic is further configured to receive a bank address that identifies at least one bank, of the plurality of banks, to be precharged, and wherein the control logic is configured to receive a row address in the at least one precharged bank at a time defined by a second control signal and a column address in the at least one precharged bank at a time defined by a third control signal.
- 23. The memory device of claim 22, wherein the first portion of the first control signal is a leading edge of the first control signal.
- 24. The memory device of claim 23, wherein the second portion of the first control signal is a trailing edge of the first control signal.
- 25. The memory device of claim 22, wherein the control logic is configured to operate in a design for test (DFT) mode.
- 26. The memory device of claim 22, further comprising data compression logic configured to receive test data from the testing device.
- 27. The memory device of claim 26, wherein the bank address identifies multiple banks, of the plurality of banks, to be precharged.
- 28. The memory device of claim 27, wherein the row address and the column address identify locations in the multiple precharged banks.
- 29. The memory device of claim 28, wherein the data compression logic is configured to output the same test data to each location in the multiple precharged banks.
- 30. The memory device of claim 22, further comprising a plurality of bonding pads configured to receive the first, second and third control signals from the testing device.
- 31. The memory device of claim 30, wherein the control logic is configured to receive the first control signal through a single bonding pad.
- 32. A method of preparing computer memory device location to be tested, the method comprising:
precharging a bank of locations of a computer memory device at a time defined by a first portion of a control signal; and latching the bank of locations at a time defined by a second portion of the control signal.
- 33. The method of claim 32, wherein the first portion of the control signal is a leading edge of the control signal.
- 34. The method of claim 33, wherein the second portion of the control signal is a trailing edge of the control signal.
- 35. The method of claim 32, wherein the bank of locations is divided into a plurality of array cores, wherein each array core comprises an independent repair region.
- 36. The method of claim 32, wherein the computer memory device comprises a Rambus dynamic random access memory (RDRAM).
- 37. A memory device comprising:
a plurality of array cores, each array core comprising a plurality of banks; and control logic configured to receive a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal, and wherein the control logic is further configured to receive a bank address that identifies at least one bank, of the plurality of banks, to be precharged.
- 38. The memory device of claim 37, wherein the first portion of the control signal is a leading edge of the control signal.
- 39. The memory device of claim 37, wherein the second portion of the control signal is a trailing edge of the control signal.
- 40. The memory device of claim 37, wherein the control logic is configured to operate in a design for test (DFT) mode.
- 41. The memory device of claim 37, further comprising data compression logic configured to receive test data from the testing device.
- 42. The memory device of claim 41, wherein the bank address identifies multiple banks, of the plurality of banks, to be precharged.
- 43. The memory device of claim 42, wherein the data compression logic is configured to output the same test data to locations in the multiple precharged banks.
- 44. The memory device of claim 37, further comprising a plurality of bonding pads.
- 45. The memory device of claim 44, wherein the control logic is configured to receive the control signal through a single bonding pad.
- 46. A memory device comprising:
a plurality of array cores, each array core comprising a plurality of banks; and means for receiving a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal, and wherein the means for receiving is further configured to receive a bank address that identifies at least one bank, of the plurality of banks, to be precharged.
- 47. The memory device of claim 46, wherein the first portion of the control signal is a leading edge of the control signal.
- 48. The memory device of claim 46, wherein the second portion of the control signal is a trailing edge of the control signal.
- 49. The memory device of claim 46, wherein the means for receiving is configured to operate in a design for test (DFT) mode.
RELATED APPLICATIONS
[0001] This present application is a continuation of U.S. patent application Ser. No. 09/653,112, filed on Aug. 31, 2000, which is a continuation-in-part application of U.S. patent application Ser. No. 09/454,808, filed on Dec. 3, 1999, now U.S. Pat. No. 6,530,045, issued on Mar. 4, 2003.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09653112 |
Aug 2000 |
US |
Child |
10853573 |
May 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09454808 |
Dec 1999 |
US |
Child |
09653112 |
Aug 2000 |
US |