Claims
- 1. A probe for testing a computer memory device, the probe comprising:
a plurality of pins configured to positionally align with at least one memory device to be tested, the plurality of pins having a control pin configured to output to the at least one memory device a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal.
- 2. The probe of claim 1, wherein the plurality of pins comprises 100 pins.
- 3. The probe of claim 1, wherein the memory device to be tested comprises a Rambus dynamic random access memory (RDRAM).
- 4. The probe of claim 1, wherein the plurality of pins is configured to positionally align with a plurality of memory devices to be tested.
- 5. The probe of claim 4, wherein the plurality of memory devices to be tested comprises at least three memory devices.
- 6. The probe of claim 1, wherein the first portion of the control signal is a leading edge of the control signal.
- 7. The probe of claim 6, wherein the second portion of the control signal is a trailing edge of the control signal.
- 8. The probe of claim 1, wherein the plurality of pins comprises at most nine address pins configured to output address bits to the memory device to be tested.
- 9. The probe of claim 1, wherein the plurality of pins comprises at most four data pins configured to output data bits to the memory device to be tested.
- 10. The probe of claim 1, further comprising read circuitry configured to read data from the memory device.
- 11. The probe of claim 1, further comprising compare circuitry configured to compare data read from the memory device with test data in order to test the integrity of the memory device.
- 12. A wafer probe for testing a plurality of computer memory devices configured on a semiconductor wafer, the wafer probe comprising:
a plurality of pins having tip ends configured to positionally align with a plurality of memory devices to be tested, the plurality of pins having a control pin for each of the plurality of memory devices to be tested, wherein each control pin is configured to output to each of the memory devices to be tested a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal.
- 13. The wafer probe of claim 12, wherein the plurality of pins comprises 100 pins.
- 14. The wafer probe of claim 12, wherein the plurality of memory devices to be tested comprises Rambus dynamic random access memory (RDRAM).
- 15. The wafer probe of claim 12, wherein the plurality of memory devices to be tested comprises at least three memory devices.
- 16. The wafer probe of claim 12, wherein the first portion of the control signal is a leading edge of the control signal.
- 17. The wafer probe of claim 16, wherein the second portion of the control signal is a trailing edge of the control signal.
- 18. The wafer probe of claim 12, wherein the plurality of pins comprises at most nine address pins for each of the memory devices to be tested, wherein the address pins are configured to output address bits to each of the memory devices to be tested.
- 19. The wafer probe of claim 12, wherein the plurality of pins comprises at most four data pins for each of the plurality of memory devices to be tested, wherein the data pins are configured to output data bits to each of the memory devices to be tested.
- 20. The wafer probe of claim 12, further comprising read circuitry configured to read data from each of the plurality of memory devices.
- 21. The wafer probe of claim 12, further comprising compare circuitry configured to compare data read from each of the plurality of memory devices with test data in order to test the integrity of each of the plurality of memory devices.
- 22. A method of testing a computer memory device, the method comprising:
outputting to a memory device a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal; outputting to the memory device a first bank address signal defining a first bank of locations, within the memory device, to be precharged; outputting to the memory device a second bank address signal defining a second bank of locations, within the memory device, to be latched; outputting to the memory device a row address signal and a column address signal, the row address signal and the column address signal defining a test location within the latched bank of locations; receiving data stored at the test location; and comparing the received data with test data in order to test the integrity of the memory device.
- 23. The method of claim 22, wherein the act of outputting the control signal is performed through a probe.
- 24. The method of claim 23, wherein the act of outputting the control signal is performed through a single pin of the probe.
- 25. The method of claim 22, wherein the memory device comprises a Rambus dynamic random access memory (RDRAM).
- 26. The method of claim 22, wherein the test data comprises data that was previously stored in the test location.
- 27. The method of claim 22, wherein the first portion of the control signal is a leading edge of the control signal.
- 28. The method of claim 27, wherein the second portion of the control signal is a trailing edge of the control signal.
- 29. An apparatus for testing a computer memory device, the apparatus comprising:
a probe having a plurality of pins configured to positionally align with a memory device to be tested, the plurality of pins having a control pin configured to output to the memory device a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal, wherein the plurality of pins further comprises address pins configured to output to the memory device address bits identifying at least one location within the memory device; read circuitry configured to read data from the memory device, wherein the data is stored at the at least one location identified by the address bits; and compare circuitry configured to compare the data read from the memory device with test data in order to test the integrity of the memory device.
- 30. The apparatus of claim 29, wherein the plurality of pins comprises 100 pins.
- 31. The apparatus of claim 29, wherein the memory device comprises a Rambus dynamic random access memory (RDRAM).
- 32. The apparatus of claim 29, wherein the plurality of pins is configured to positionally align with a plurality of memory devices to be tested.
- 33. The apparatus of claim 29, wherein the first portion of the control signal is a leading edge of the control signal.
- 34. The apparatus of claim 29, wherein the second portion of the control signal is a trailing edge of the control signal.
- 35. A method of testing a plurality of computer memory devices, the method comprising:
outputting to each of a plurality of memory devices a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal; outputting to each of the plurality of the memory devices a row address signal and a column address signal, the row address signal and the column address signal defining a test location within each of the plurality of memory devices; receiving data stored at each test location within each of the plurality of memory devices; and comparing the received data with test data in order to test the integrity of the plurality of memory devices.
- 36. The method of claim 35, wherein the act of outputting the control signal is performed through a probe.
- 37. The method of claim 35, wherein the plurality of memory devices comprises at least three memory devices.
- 38. The method of claim 35, wherein the plurality of memory devices comprises Rambus dynamic random access memory (RDRAM).
- 39. The method of claim 35, wherein the first portion of the control signal is a leading edge of the control signal.
- 40. The method of claim 39, wherein the second portion of the control signal is a trailing edge of the control signal.
- 41. An apparatus for testing a computer memory device, the apparatus comprising:
means for outputting to a memory device being tested a control signal having a precharge signal defined by a first portion of the control signal and a latch signal defined by a second portion of the control signal, and wherein said means for outputting is further configured to output to the memory device address bits defining at least one location within the memory device; means for reading data from the memory device, wherein the data is stored at the at least one location defined by the address bits; and means for comparing the data read from the memory device with test data in order to test the integrity of the memory device.
- 42. The apparatus of claim 41, wherein the memory device comprises a Rambus dynamic random access memory (RDRAM).
- 43. The apparatus of claim 41, wherein the means for outputting comprises a wafer probe.
- 44. The apparatus of claim 41, wherein the first portion of the control signal is a leading edge of the control signal.
- 45. The apparatus of claim 41, wherein the second portion of the control signal is a trailing edge of the control signal.
RELATED APPLICATIONS
[0001] This present application is a continuation of U.S. patent application Ser. No. 09/653,112, filed on Aug. 31, 2000, which is a continuation-in-part application of U.S. patent application Ser. No. 09/454,808, filed on Dec. 3, 1999, now U.S. Pat. No. 6,530,045, issued on Mar. 4, 2003, the entireties of which are hereby incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09653112 |
Aug 2000 |
US |
Child |
10879437 |
Jun 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09454808 |
Dec 1999 |
US |
Child |
09653112 |
Aug 2000 |
US |