Claims
- 1. A method of forming a backside bus, comprising:
forming a plurality of bus taps within an active layer on a substrate; etching a slot into a backside surface of the substrate, exposing the bus taps; and forming a plurality of interconnects in the slot, each interconnect electrically connecting a single bus tap within the plurality of bus taps to a contact pad within a plurality of contact pads on the backside surface of the substrate.
- 2. The method of claim 1, wherein the step of forming a plurality of bus taps within an active layer on a substrate further comprises:
forming the plurality of bus taps within a first metallization level.
- 3. The method of claim 1, wherein the step of forming a plurality of bus taps within an active layer on a substrate further comprises:
forming a first set of bus taps on a first side of a logical boundary between two integrated circuit die; and forming a second set of bus taps on a second side of the logical boundary.
- 4. The method of claim 1, wherein the step of etching a slot into a backside surface of the substrate further comprises:
etching a slot having sloped sidewalls.
- 5. The method of claim 4, wherein the step of etching a slot having sloped sidewalls further comprises:
etching the slot using a KOH based etch in <100> silicon.
- 6. The method of claim 1, wherein the step of etching a slot into a backside surface of the substrate further comprises:
etching a slot having a width at a bottom of the slot exceeding a kerf of a device employed to separate two die including the slot and twice a required contact area.
- 7. The method of claim 1, wherein the step of etching a slot into a backside surface of the substrate further comprises:
etching a slot having portions on both sides of a logical boundary between two integrated circuit die.
- 8. The method of claim 1, wherein the step of forming a plurality of interconnects in the slot further comprises:
forming a dielectric on sidewalls in the slot and on the backside surface; forming a metal layer over the dielectric and on the bus taps; and patterning the metal layer to form the plurality of interconnects and the plurality of backside contact pads.
- 9. The method of claim 8, wherein the step of patterning the metal layer to form the plurality of interconnects and the plurality of backside contact pads further comprises:
forming a polyimide layer over the metal in the slot and on the backside surface, the polyimide layer having a substantially planar upper surface; patterning the polyimide layer; and etching the metal layer using the patterned polyimide layer as a mask.
- 10. The method of claim 1, further comprising:
separating the substrate along a logical boundary between two integrated circuits and through the slot, wherein a first portion of the bus taps remains with a first integrated circuit and a second portion of the bus taps remains with a second integrated circuit.
- 11. The method of claim 10, wherein the step of separating the substrate along a logical boundary between two integrated circuits and through the slot further comprises:
inscribing a scribe line along the logical boundary; and breaking the substrate along the scribe line.
- 12. The method of claim 10, wherein the step of separating the substrate along a logical boundary between two integrated circuits and through the slot further comprises:
sawing the substrate along the logical boundary.
- 13. The method of claim 10, wherein the step of separating the substrate along a logical boundary between two integrated circuits and through the slot further comprises:
separating the substrate through the plurality of bus taps, separating each bus taps into two bus taps.
- 14. The method of claim 10, wherein the step of separating the substrate along a logical boundary between two integrated circuits and through the slot further comprises:
separating the substrate between first and second sets of bus taps within the plurality of bus taps, wherein the first set of bus taps is connected to the first integrated circuit and the second set of bus taps is connected to the second integrated circuit.
- 15. The method of claim 10, further comprising:
stacking the first integrated circuit on another integrated circuit with the plurality of backside contact pads for the first integrated circuit electrically connected to contact pads for the other integrated circuit.
- 16. The method of claim 15, wherein the step of stacking the first integrated circuit on another integrated circuit with the plurality of backside contact pads for the first integrated circuit electrically connected to contact pads for the other integrated circuit further comprises:
forming a bus by electrically connecting the plurality of backside contact pads for the first integrated circuit to contact pads for the other integrated circuit.
- 17. The method of claim 15, wherein the step of stacking the first integrated circuit on another integrated circuit with the plurality of backside contact pads for the first integrated circuit electrically connected to contact pads for the other integrated circuit further comprises:
daisy chaining the first integrated circuit and the other integrate circuit by electrically connecting the plurality of backside contact pads for the first integrated circuit to contact pads for the other integrated circuit.
- 18. An integrated circuit structure, comprising:
a substrate having an active layer including a plurality of bus taps; a slot in a backside surface of the substrate exposing the bus taps; and a plurality of interconnects in the slot, each interconnect electrically connecting a single bus tap within the plurality of bus taps to a contact pad within a plurality of contact pads on the backside surface of the substrate.
- 19. The integrated circuit structure of claim 18, wherein the plurality of bus taps are within a first metallization level.
- 20. The integrated circuit structure of claim 18, wherein the plurality of bus taps include a first set of bus taps on a first side of a logical boundary between two integrated circuit die and a second set of bus taps on a second side of the logical boundary.
- 21. The integrated circuit structure of claim 18, wherein the slot has sloped sidewalls.
- 22. The integrated circuit structure of claim 21, wherein the slot is formed using a KOH based etch in <100> silicon.
- 23. The integrated circuit structure of claim 18, wherein the slot has a width at a bottom of the slot exceeding a kerf of a device employed to separate two die including the slot and twice a required contact area.
- 24. The integrated circuit structure of claim 18, wherein the slot has portions on both sides of a logical boundary between two integrated circuit die.
- 25. The integrated circuit structure of claim 18, further comprising:
a dielectric on sidewalls in the slot and on the backside surface of the substrate between the substrate and the plurality of interconnects and between the substrate and the plurality of backside contact pads.
- 26. The integrated circuit structure of claim 18, wherein the plurality of bus taps are connects to a first integrated circuit and a second integrated circuit.
- 27. The integrated circuit structure of claim 18, wherein the plurality of bus taps include first and second sets of bus taps on opposite sides of the slot, wherein the first set of bus taps is connected to a first integrated circuit and the second set of bus taps is connected to a second integrated circuit.
- 28. A circuit structure, comprising:
a substrate die containing an integrated circuit within an active layer including a plurality of bus taps, the plurality of bus taps connected to the integrated circuit; a slot in a backside surface and along an edge of the substrate die, wherein portions of the bus taps are exposed at a bottom of the slot; and a plurality of interconnects in the slot and on the backside surface, each inter-connect connecting a single bus tap within the plurality of bus taps to a contact pad within a plurality of contact pads on the backside surface of the substrate die.
- 29. The circuit structure of claim 28, wherein the plurality of bus taps extend to the edge of the substrate die.
- 30. The circuit structure of claim 28, wherein the plurality of bus taps extend into the slot but not to the edge of the substrate die.
- 31. The circuit structure of claim 28, wherein the slot has sloped sidewalls.
- 32. The circuit structure of claim 28, wherein the substrate die comprises a first substrate die and the integrated circuit comprises a first integrated circuit, the circuit structure further comprising:
a second substrate die containing a second integrated circuit stacked with the substrate die, wherein the plurality of backside contact pads on the first substrate die are electrically connected to contacts on the second substrate die which are connected to the second integrated circuit.
- 33. The circuit structure of claim 32, wherein the connection between the plurality of backside contact pads on the first substrate die and the contacts on the second substrate die form a bus.
- 34. The circuit structure of claim 32, wherein the connection between the plurality of backside contact pads on the first substrate die and the contacts on the second substrate die daisy chain the first and second integrated circuits.
RELATED APPLICATIONS
[0001] The present invention is related to the subject matter of commonly assigned, copending U.S. patent applications Ser. No. 09/_,_ (Docket No. 98-C-066) entitled “BACKSIDE CONTACT FOR TOUCHCHIP” and filed ______ , 1999. The content of the above-referenced application is incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09360836 |
Jul 1999 |
US |
| Child |
09925765 |
Aug 2001 |
US |