Claims
- 1. A dielectric structure comprising:
- a semiconductor substrate;
- a device upon said semiconductor substrate; and
- a TEOS dielectric layer upon said device, wherein said TEOS dielectric layer comprises boron implanted into said TEOS dielectric layer such that an upper surface of said TEOS dielectric layer is free of boron bumps.
- 2. The structure of claim 1, wherein said TEOS dielectric layer comprises an oxide.
- 3. The structure of claim 1, wherein said TEOS dielectric layer further comprises phosphorus.
- 4. The structure of claim 3, wherein a concentration of said phosphorus is not less than approximately 6 wt %.
- 5. The structure of claim 1, wherein said implanted boron consists essentially of only one type of boron isotope selected from the group consisting of boron-10 and boron-11.
- 6. The structure of claim 1, wherein said TEOS dielectric layer contains said implanted boron at a concentration of not more than approximately 5 wt %.
- 7. The structure of claim 1, wherein said TEOS dielectric layer flows at a temperature of approximately 800.degree. C. or less.
- 8. The structure of claim 3, wherein said boron isotope is boron-11.
- 9. The structure of claim 1, further comprising a contact hole in said TEOS dielectric layer.
- 10. The structure of claim 9, wherein said contact hole has corners rounded by reflow.
- 11. An interlevel dielectric structure, comprising:
- a semiconductor substrate;
- a device upon said semiconductor substrate;
- an interlevel dielectric layer upon said device, wherein said interlevel dielectric layer comprises boron implanted into said interlevel dielectric layer such that an upper surface of said interlevel dielectric layer is free of boron bumps; and
- a contact hole in said interlevel dielectric layer.
- 12. The interlevel dielectric structure as recited in claim 11, wherein said interlevel dielectric layer comprises a material selected from the group consisting of silicate glass and TEOS.
- 13. The interlevel dielectric structure as recited in claim 12, wherein said material is TEOS.
- 14. The interlevel dielectric structure as recited in claim 11, wherein said interlevel dielectric layer further comprises phosphorous.
- 15. The interlevel dielectric structure as recited in claim 11, wherein a concentration of said phosphorus is not less than approximately 6 wt %.
- 16. The interlevel dielectric structure as recited in claim 11, wherein said implanted boron consists essentially of only one type of boron isotope selected from the group consisting of boron-10 and boron-11.
- 17. The interlevel dielectric structure as recited in claim 16, wherein said boron isotope is boron-11.
- 18. The interlevel dielectric structure as recited in claim 11, wherein said interlevel dielectric layer contains said implanted boron at a concentration of not more than approximately 5 wt %.
- 19. The interlevel dielectric structure as recited in claim 11, wherein said interlevel dielectric layer flows at a temperature of approximately 800.degree. C. or less.
- 20. The interlevel dielectric structure as recited in claim 11, wherein said contact hole has corners rounded by reflow.
Parent Case Info
This application is a divisional of U.S. Ser. No. 08/748,815, filed Nov. 14, 1996, now U.S. Pat. No. 5,913,131.
US Referenced Citations (10)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61-12033 |
Jan 1986 |
JPX |
61-81630 |
Apr 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wolf, Stanley, "Silicon Processing For The VLSI Era vol. 1:Process Technology," Lattice Press, pp. 187-191, 308-311. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
748815 |
Nov 1996 |
|