The disclosure relates to a substrate structure and a manufacturing method thereof, and particularly relates to a circuit board structure and a manufacturing method thereof.
Generally speaking, two circuit boards with circuits or conductive structures are connected to each other through the solder joints and underfill is used to fill between two substrates to seal the solder joints. However, during the process of high-temperature reflow welding of solder, the circuit board with a larger area cannot be released due to stress, and larger warpage is likely to occur, thereby reducing the assembly yield between the two circuit boards.
The disclosure provides a circuit board structure, which does not need to use solder and underfill to reduce the cost and has better structural reliability.
The disclosure also provides a manufacturing method of a circuit board structure, which is configured to manufacture the circuit board structure.
The circuit board structure of the disclosure includes a redistribution circuit structure layer, a build-up circuit structure layer, and a connection structure layer. The redistribution circuit structure layer includes multiple first connecting pads. The build-up circuit structure layer is disposed on one side of the redistribution circuit structure layer and includes multiple second connecting pads. A line width and a line spacing of the redistribution circuit structure layer are smaller than a line width and a line spacing of the build-up circuit structure layer. The connection structure layer is disposed between the redistribution circuit structure layer and the build-up circuit structure layer, and includes a substrate and multiple conductive paste pillars penetrating the substrate. The first connecting pads are electrically connected to the second connecting pads respectively through the conductive paste pillars. The first connecting pads and the second connecting pads are respectively embedded in two opposite surfaces of the substrate.
In an embodiment of the disclosure, the redistribution circuit structure layer further includes multiple dielectric layers, at least one redistribution circuit, multiple conductive vias, and multiple chip pads. The dielectric layer and the redistribution circuit are alternately disposed. The first connecting pads, the redistribution circuit, and the chip pads are electrically connected through the conductive vias. A first dielectric layer and a second dielectric layer are located at outermost sides of the dielectric layers. The chip pads are buried in the first dielectric layer, the first connecting pads are located on the second dielectric layer, and the second dielectric layer directly contacts the substrate of the connection structure layer.
In an embodiment of the disclosure, a material of the dielectric layer includes a photosensitive dielectric material or an Ajinomoto build-up film (ABF).
In an embodiment of the disclosure, the circuit board structure further includes a surface treatment layer, which is disposed on the chip pads of the redistribution circuit structure layer. A material of the surface treatment layer includes electroless nickel electroless palladium immersion gold (ENEPIG), organic solderability preservative (OSP), or electroless nickel immersion gold (ENIG).
In an embodiment of the disclosure, the circuit board structure further includes a solder mask layer, which is disposed on a surface of the build-up circuit structure layer relatively far away from the connection structure layer and covers a part of the build-up circuit structure layer to define multiple solder ball pads.
The manufacturing method of the circuit board structure of the disclosure includes the following steps. A redistribution circuit structure layer including multiple first connecting pads is provided. A connection structure layer including a substrate and multiple conductive paste pillars penetrating the substrate is provided. The connection structure layer is in a B-stage state. A build-up circuit structure layer including multiple second connecting pads is provided. A line width and a line spacing of the redistribution circuit structure layer are smaller than a line width and a line spacing of the build-up circuit structure layer. The redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer are pressed together, so that the connection structure layer is located between the redistribution circuit structure layer and the build-up circuit structure layer. The first connecting pads are electrically connected to the second connecting pads respectively through the conductive paste pillars, the first connecting pads and the second connecting pads are respectively embedded in two opposite surfaces of the substrate, and the connection structure layer, which consists of the substrate and the conductive paste pillars, changes from the B-stage state to a C-stage state.
In an embodiment of the disclosure, the step of providing the redistribution circuit structure layer including the first connecting pads includes the following steps. A temporary substrate and a release film located on the temporary substrate are provided. An insulating layer is formed on the release film. A core substrate is provided on the insulating layer. The core substrate includes a core layer and a first copper foil layer and a second copper foil layer located on two opposite sides of the core layer. The second copper foil layer is located between the core layer and the insulating layer. Multiple chip pads are formed on the first copper foil layer. A first dielectric layer is formed on the first copper foil layer. The first dielectric layer covers the chip pads and has multiple first openings, and the first openings expose a part of the chip pads. At least one redistribution circuit and multiple first conductive vias are formed. The redistribution circuit is disposed on the first dielectric layer, and the first conductive vias are respectively located in the first openings and are electrically connected to the redistribution circuit and the chip pads. A second dielectric layer is formed on the redistribution circuit. The second dielectric layer has multiple second openings, and the second openings expose a part of the redistribution circuit. The first connecting pads and multiple second conductive vias are formed. The first connecting pads are disposed on the second dielectric layer, and the second conductive vias are respectively located in the second openings and are electrically connected to the redistribution circuit and the first connecting pads. The temporary substrate and the release film are removed to expose the insulating layer.
In an embodiment of the disclosure, a material of the first dielectric layer and a material of the second dielectric layer include photosensitive dielectric materials or ABFs.
In an embodiment of the disclosure, after pressing the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer together, the manufacturing method further includes the following steps. The insulating layer and the core substrate are removed to expose the first dielectric layer of the redistribution circuit structure layer. A surface treatment layer is formed on the chip pads of the redistribution circuit structure layer. A material of the surface treatment layer includes ENEPIG, OSP, or ENIG.
In an embodiment of the disclosure, before pressing the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer together, the manufacturing method further includes the following steps. A solder mask layer is formed on a surface of the build-up circuit structure layer relatively far away from the connection structure layer. The solder mask layer covers a part of the build-up circuit structure layer to define multiple solder ball pads.
Based on the above, in the manufacturing method of the circuit board structure of the disclosure, the circuit board structure is formed through pressing the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer together. The first connecting pads of the redistribution circuit structure layer are electrically connected to the second connecting pads of the build-up circuit structure layer respectively through the conductive paste pillars of the connection structure layer, and the first connecting pads and the second connecting pads are respectively embedded in the two opposite surfaces of the substrate of the connection structure layer. As such, the manufacturing method of the circuit board structure of the disclosure does not need to use solder and underfill, which can effectively reduce the manufacturing cost of the circuit board structure. In addition, since no solder is used, the bonding yield between the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer can be effectively improved, thereby improving the structural reliability of the circuit board structure of the disclosure.
In order for the features and advantages of the disclosure to be more comprehensible, the following specific embodiments are described in detail in conjunction with the accompanying drawings.
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Then, the steps of
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
Next, please refer to
It should be noted that the embodiment does not limit the sequence of providing the redistribution circuit structure layer 110, the connection structure layer 120, and the build-up circuit structure layer 130.
Next, please refer to
After that, please refer to
Finally, please refer to
In terms of structure, please refer to
In detail, the redistribution circuit structure layer 110 of this embodiment further includes the chip pads 112, the first dielectric layer 114, the redistribution circuit 116, the second dielectric layer 118, the first conductive vias T1, and the second conductive vias T2. The first dielectric layer 114, the redistribution circuit 116, and the second dielectric layer 118 are alternately stacked. The first connecting pads 119, the redistribution circuit 116, and the chip pads 112 are electrically connected through the first conductive vias T1 and the second conductive vias T2. The chip pads 112 are buried in the first dielectric layer 114, the first connecting pads 119 are located on the second dielectric layer 118, and the second dielectric layer 118 directly contacts the substrate 122 of the connection structure layer 120.
In addition, the circuit board structure of this embodiment further includes the surface treatment layer 140 and the solder mask layer 150. The surface treatment layer 140 is disposed on the chip pads 112 of the redistribution circuit structure layer 110. The material of the surface treatment layer 140 is, for example, ENEPIG, OSP, or ENIG. The solder mask layer 150 is disposed on the surface 131 of the build-up circuit structure layer 130 relatively far away from the connection structure layer 120 and covers a part of the build-up circuit structure layer 130 to define the solder ball pads SP.
In short, since this embodiment forms the circuit board structure 100 through pressing the redistribution circuit structure layer 110, the connection structure layer 120, and the build-up circuit structure layer 130 together, there is no need to use solder joints and underfill, which can effectively reduce the manufacturing cost of the circuit board structure 100. In addition, since solder joints are not used, the bonding yield between the redistribution circuit structure layer 110, the connection structure layer 120, and the build-up circuit structure layer 130 can be effectively improved, thereby improving the structural reliability of the circuit board structure 100 of this embodiment.
In terms of application, please refer to
In summary, in the manufacturing method of the circuit board structure of the disclosure, the circuit board structure is formed through pressing the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer together. The first connecting pads of the redistribution circuit structure layer are electrically connected to the second connecting pads of the build-up circuit structure layer respectively through the conductive paste pillars of the connection structure layer, and the first connecting pads and the second connecting pads are respectively embedded in the two opposite surfaces of the substrate of the connection structure layer. As such, the manufacturing method of the circuit board structure of the disclosure does not need to use solder joints and underfill, which can effectively reduce the manufacturing cost of the circuit board structure. In addition, since no solder is used, the bonding yield between the redistribution circuit structure layer, the connection structure layer, and the build-up circuit structure layer can be effectively improved, thereby improving the structural reliability of the circuit board structure of the disclosure.
Although the disclosure has been disclosed in the above embodiments, the embodiments are not intended to limit the disclosure. Persons skilled in the art may make some changes and modifications without departing from the spirit and scope of the disclosure. The protection scope of the disclosure shall be defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
110101060 | Jan 2021 | TW | national |
This application is a continuation-in-part application of and claims the priority benefit of U.S. application Ser. No.. 17/191,559, filed on Mar. 3, 2021, now pending. The prior U.S. application Ser. No. 17/191,559 claims the priority benefits of U.S. provisional application Ser. No. 63/071,369, filed on Aug. 28, 2020, and Taiwan application serial no. 110101060, filed on Jan. 12, 2021. The entirety of each of the above-mentioned patent applications is hereby incorporated by reference herein and made a part of this specification.
Number | Date | Country | |
---|---|---|---|
63071369 | Aug 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17191559 | Mar 2021 | US |
Child | 17319109 | US |