Claims
- 1. A semiconductor device comprising:
- a first semiconductor region of a first conductivity type having a main surface;
- a second semiconductor region of a second conductivity type extending from a plurality of selected portions of said main surface into the inside of said first semiconductor region;
- a third semiconductor region of the second conductivity type extending from said main surface into the inside of said first semiconductor region and across adjacent portions of said second semiconductor region, said third semiconductor region having a depth smaller than that of said second semiconductor region;
- a plurality of fourth semiconductor regions of the second conductivity type separated from said second semiconductor region and extending from a plurality of portions of said main surface into the inside of said first semiconductor region;
- a plurality of fifth semiconductor regions of the first conductivity type extending from said main surface into the inside of each of said fourth semiconductor regions;
- a first electrode formed on said main surface so as to form an ohmic junction with said second semiconductor region, said fourth semiconductor regions and said fifth semiconductor regions, and to form a Schottky junction with said third semiconductor region;
- a second electrode provided so as to form an ohmic junction with said first semiconductor region; and
- a gate electrode formed on an insulating film to extend over said main surface of said first semiconductor region, said fourth semiconductor regions and said fifth semiconductor region.
- 2. A semiconductor device according to claim 1, in which when a forward current with a current density J.sub.F is passed between said first and second electrodes, the relation ##EQU3## is established in a forward voltage V.sub.F range of 0.1 (V) to 0.3 (V), where K represents the Boltzmann constant, and q represents the quantity of electron charges, and t represents the absolute temperature.
- 3. A semiconductor device comprising:
- a semiconductor substrate having a pair of main surfaces;
- a first semiconductor region of a first conductivity type extending from one main surface of said semiconductor substrate into the inside of the substrate;
- a second semiconductor region of said first conductivity type adjacent to the other main surface of said semiconductor substrate and said first semiconductor region, and having an impurity concentration lower than that of said first semiconductor region;
- a plurality of third semiconductor regions of a second conductivity type extending from the other main surface of said semiconductor substrate into the inside of said second semiconductor region;
- a plurality of fourth semiconductor regions of said first conductivity type extending from the other main surface of said semiconductor substrate into the inside of each said third semiconductor region;
- a plurality of fifth semiconductor regions of the second conductivity type extending by a depth smaller than that of said third semiconductor region from said other surface of said semiconductor substrate into the inside of said second semiconductor region being adjacent to said third semiconductor region and having an impurity concentration lower than that of said third semiconductor region at selected portions of mutual intervals adjacent said third semiconductor regions;
- a first electrode provided at one main surface of said semiconductor substrate so as to be in ohmic junction with said first semiconductor region;
- a second electrode provided at the other main surface of said semiconductor substrate so as to be in ohmic contact with said third and said fourth semiconductor regions and to be in contact through a Schottky barrier with at least one of said fifth semiconductor regions of the second conductivity type; and
- a gate electrode formed on an insulating film to be over said semiconductor regions which are exposed among non-selected portions of mutual intervals adjacent to said third semiconductor regions and over said third and said fourth semiconductor regions adjacent to said second semiconductor at the other main surface of said semiconductor substrate.
- 4. A semiconductor device according to claim 1, in which when a forward current with a current density J.sub.F is passed between said first and second electrodes, the relation ##EQU4## is established in a forward voltage V.sub.F range of 0.1 (V) to 0.3 (V) where K represents the Boltzmann constant, and q represents the quantity of electron charges, and T represents the absolute temperature.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-045434 |
Feb 1990 |
JPX |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 833,706, filed Feb. 11, 1992, now U.S. Pat. No. 5,166,760, issued Nov. 24, 1992, which is a continuation of U.S. patent application Ser. No. 660,872, filed Feb. 26, 1991, now U.S. Pat. No. 5,101,244 issued Mar. 31, 1992.
US Referenced Citations (8)
Foreign Referenced Citations (6)
Number |
Date |
Country |
52-24465 |
Feb 1977 |
JPX |
56-35473 |
Apr 1981 |
JPX |
58-60577 |
Apr 1983 |
JPX |
58-114468 |
Jul 1983 |
JPX |
61-88560 |
May 1986 |
JPX |
2-105465 |
Apr 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
3rd European Conference on Power Electronics and Applications, Oct. 9-12, 1989, pp. 611-616, Schlangenotto, et al., "Improved Reverse Recovery of Fast Power Diodes Having a Self-Adjusting P Emitter Efficiency". |
Baliga, et al., "The Merged P-In Schottky (MPS) Rectifier: A High-Voltage, High Speed Power Diode", IEEE International Electron Devices Meeting, IEDM 87, pp. 658-661, 1987. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
833706 |
Feb 1992 |
|
Parent |
660872 |
Feb 1991 |
|